Affiliation:
1. Seoul National University, Seoul, South Korea
2. Synopsys Inc., CA, United States
3. Sungkyunkwan University, Gyeonggi-do, South Korea
4. Georgia Institute of Technology, Atlanta, GA, United States
Abstract
Studies have shown that
monolithic 3D
(
M3D
) ICs outperform the existing
through-silicon-via
(
TSV
) -based 3D ICs in terms of
power, performance, and area
(
PPA
) metrics, primarily due to the orders of magnitude denser vertical interconnections offered by the nano-scale monolithic inter-tier vias. In order to facilitate faster industry adoption of the M3D technologies, physical design tools and methodologies are essential. Recent academic efforts in developing an EDA algorithm for 3D ICs, mainly targeting placement using TSVs, are inadequate to provide commercial-quality GDS layouts. Lately,
pseudo-3D
approaches have been devised, which utilize commercial 2D IC EDA engines with tricks that help them operate as an efficient 3D IC CAD tool. In this article, we provide thorough discussions and fair comparisons (both qualitative and quantitative) of the state-of-the-art pseudo-3D design flows, with analysis of limitations in each design flow and solutions to improve their PPA metrics. Moreover, we suggest a hybrid pseudo-3D design flow that achieves both benefits. Our enhancements and the inter-mixed design flow, provide up to an additional 26% wirelength, 10% power consumption, and 23% of power-delay-product improvements.
Funder
BK21 FOUR program of the Education and Research Program for Future ICT Pioneers
Publisher
Association for Computing Machinery (ACM)
Subject
Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Computer Science Applications
Cited by
3 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Comprehensive Physical Design Flow Incorporating 3-D Connections for Monolithic 3-D ICs;IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems;2024-07
2. Timing-Aware Tier Partitioning for 3D ICs with Critical Path Consideration;2024 International Conference on Electronics, Information, and Communication (ICEIC);2024-01-28
3. Tightly Linking 3D Via Allocation Towards Routing Optimization for Monolithic 3D ICs;ACM/IEEE International Symposium on Low Power Electronics and Design;2022-08