High-performance multi-queue buffers for VLSI communications switches

Author:

Tamir Y.1,Frazier G. L.1

Affiliation:

1. Univ. of California, Los Angeles

Abstract

Small n x n switches are key components of multistage interconnection networks used in multiprocessors as well as in the communication coprocessors used in multicomputers. The design of the internal buffers in these switches is of critical importance for achieving high throughput low latency communication. We discuss several buffer structures and compare them in terms of implementation complexity and their ability to deal with variations in traffic patterns and message lengths. We present a new design of buffers that provide non-FIFO message handling and efficient storage allocation for variable size packets through the use of linked lists managed by a simple on-chip controller. We evaluate the new buffer design by comparing it to several alternative designs in the context of a multi-stage interconnection network. Our modeling and simulations show that the new buffer outperforms its “competition” and can thus be used to improve the performance of a wide variety of systems currently using less efficient buffers.

Publisher

Association for Computing Machinery (ACM)

Reference15 articles.

1. The Butterfly Parallel Processor;Crowther W.;IEEE Computer Architecture Newsletter,1985

2. The Torus Routing Chip;Dally W. J.;Journal of Distribufed Compufing l(4) (,1986

3. R. M. Fujimoto "VLSI Communication Components for Multicomputer Networks " CS Division Report No. UCB/CSD 83/136 University of California Berkeley CA (1983). R. M. Fujimoto "VLSI Communication Components for Multicomputer Networks " CS Division Report No. UCB/CSD 83/136 University of California Berkeley CA (1983).

4. The NYU Ultracomputer—Designing an MIMD Shared Memory Parallel Computer

5. M. J. Karol M. G. Hluchyj. and S. P. Morgan "Inputvs. Output Queueing on a Space-Division Packet Switch " IEEE Global Telecommwications Conference Houston. TX. pp. 659-665 (December 1986). M. J. Karol M. G. Hluchyj. and S. P. Morgan "Inputvs. Output Queueing on a Space-Division Packet Switch " IEEE Global Telecommwications Conference Houston. TX. pp. 659-665 (December 1986).

Cited by 35 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. A Lightweight Routing Layer Using a Reliable Link-Layer Protocol;2023 IEEE International Conference on Cloud Computing Technology and Science (CloudCom);2023-12-04

2. Overview of Router Architecture in High Performance Computing;Proceedings of the 8th International Conference on Financial Innovation and Economic Development (ICFIED 2023);2023

3. References;Network Algorithmics;2022

4. Switching;Network Algorithmics;2022

5. QPS-r: A cost-effective iterative switching algorithm for input-queued switches;Performance Evaluation;2021-05

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3