Scalable SMT-Based Equivalence Checking of Nested Loop Pipelining in Behavioral Synthesis

Author:

Azarbad Mohammad Reza1,Alizadeh Bijan2

Affiliation:

1. University of Tehran, Tehran, Iran

2. University of Tehran; Institute for Research in Fundamental Sciences (IPM), Tehran, Iran

Abstract

In this article, we present a novel methodology based on SMT-solvers to verify equality of a high-level described specification and a pipelined RTL implementation produced by a high-level synthesis tool. The complex transformations existing in the high-level synthesis process, such as nested loop pipelining, cause the conventional methods of equivalence checking to be inefficient. The proposed equivalence checking method simultaneously attacks the two problems in this context: (1) state space explosion and (2) complex high-level synthesis transformations. To show the scalability and efficiency of the proposed method, the verification results of large designs are compared with those of the SAT-based method, including three different state-of-the-art SAT-solvers: the SMT-based procedure, the modular Horner expansion diagram (M-HED)-based method, and the M-HED partitioning approach. The results show 2470×, 2540×, and 142× average memory usage reduction and 252×, 28×, and 914× speedup in comparison with M-HED, M-HED partitioning, and SMT-solver without using the proposed method, respectively.

Publisher

Association for Computing Machinery (ACM)

Subject

Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Computer Science Applications

Reference34 articles.

1. ABC tool. University of California Berkeley available at: http://www.eecs.berkeley.edu/∼alanmi/abc. ABC tool. University of California Berkeley available at: http://www.eecs.berkeley.edu/∼alanmi/abc.

2. Modular Datapath Optimization and Verification Based on Modular-HED

3. AutoESL: AutoPilot Reference Manual. AutoESL. 2008. AutoESL: AutoPilot Reference Manual. AutoESL. 2008.

4. Valeria Bertacco. 2006. Scalable Hardware Verification with Symbolic Simulation. Springer Science & Business Media. Valeria Bertacco. 2006. Scalable Hardware Verification with Symbolic Simulation. Springer Science & Business Media.

Cited by 1 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3