Introspective 3D chips

Author:

Mysore Shashidhar1,Agrawal Banit1,Srivastava Navin1,Lin Sheng-Chih1,Banerjee Kaustav1,Sherwood Tim1

Affiliation:

1. University of California, Santa Barbara

Abstract

While the number of transistors on a chip increases exponentially over time, the productivity that can be realized from these systems has not kept pace. To deal with the complexity of modern systems, software developers are increasingly dependent on specialized development tools such as security profilers, memory leak identifiers, data flight recorders, and dynamic type analysis. Many of these tools require full-system data which covers multiple interacting threads, processes, and processors. Reducing the performance penalty and complexity of these software tools is critical to those developing next generation applications, and many researchers have proposed adding specialized hardware to assist in profiling and introspection. Unfortunately, while this additional hardware would be incredibly beneficial to developers, the cost of this hardware must be paid on every single die that is manufactured.In this paper, we argue that a new way to attack this problem is with the addition of specialized analysis hardware built on separate active layers stacked vertically on the processor die using 3D IC technology. This provides a modular "snap-on" functionality that could be included with developer systems, and omitted from consumer systems to keep the cost impact to a minimum. In this paper we describe the advantage of using inter-die vias for introspection and we quantify the impact they can have in terms of the area, power, temperature, and routability of the resulting systems. We show that hardware stubs could be inserted into commodity processors at design time that would allow analysis layers to be bonded to development chips, and that these stubs would increase area and power by no more than 0.021mm 2 and 0.9% respectively.

Publisher

Association for Computing Machinery (ACM)

Reference51 articles.

1. International Technology Roadmap for Semiconductors 2001. International Technology Roadmap for Semiconductors 2001.

2. Workshop on Hardware Performance Monitor Design and Functionality in conjunction with HPCA-11 2005. Workshop on Hardware Performance Monitor Design and Functionality in conjunction with HPCA-11 2005.

3. Self-Consistent Modeling of Heating and MOSFET Performance in 3-D Integrated Circuits

4. Cristinel Ababei Yan Feng Brent Goplen Hushrav Mogal Tianpei Zhang Kia Bazargan and Sachin Sapatnekar. Placement and Routing in 3D Integrated Circuits. IEEE Design and Test of Computers 22(6):520--531 Nov/Dec 2005. 10.1109/MDT.2005.150 Cristinel Ababei Yan Feng Brent Goplen Hushrav Mogal Tianpei Zhang Kia Bazargan and Sachin Sapatnekar. Placement and Routing in 3D Integrated Circuits. IEEE Design and Test of Computers 22(6):520--531 Nov/Dec 2005. 10.1109/MDT.2005.150

5. Computer Industry Almanac. http://www.c-i-a.com. Computer Industry Almanac. http://www.c-i-a.com.

Cited by 2 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Through Silicon Via-based Grid for Thermal Control in 3D Chips;Design Technology for Heterogeneous Embedded Systems;2012

2. Thermal modeling and analysis of 3D multi-processor chips;Integration;2010-09

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3