System in Package Design Case Study

Author:

Meyer James1

Affiliation:

1. i3 electronics Inc, 1093 Clark St, Endicott NY 13760

Abstract

In today's world, electronics need to be as small as possible. This is especially true for a wide range of electronics from UAV controllers, cellphones, to implantable medical devices. One approach to achieving small system size is the System in Package (SIP). This approach incorporates a complete system (processor, memory, etc) into one small package. On the SIP, packaged parts are replaced by dies directly mounted to the substrate via flip-chip or wire-bond technology. SIP allows the designer flexibility to create a small system with only functionality that is required. A designer can pick and choose what parts are needed for a design and is not limited to the functionality of a single signal chip. Since the first level part packaging is eliminated, the overall board size decreased leading to an overall reduction in area and weight. Not only is there a reduction in size of each packaged part, but routing area is also reduced. The line widths and spacings can be reduced along with via size. The system used in the case study is a typical system with a FPGA, flash memory, DDR3 memory, ADC, DAC, voltage monitors, power supply monitor and control. The design is a complete system capable of processing analog sensor data, recording the data in external memory and controlling analog outputs. Such a system can be used for data collection, vehicle control, data processing, etc. In terms of signal integrity, the SIP offers many advantages over a traditional PWB. Given the small nature of overall package generally means shorter routes. A shorter route has the advantage of a reduced propagation delay. Also, a shorter trace will have a lower insertion loss and improved return loss. Many parts require data busses signals to match in length. This is very important for DDR3 memory. A mismatch in trace length will cause skew between the data signals and the data strobe. On a smaller board, there is an overall improvement for matching signal traces. Power distribution is another area of improvement for the SIP. A smaller board size means the board resonances will be shifted higher in frequency, alleviating possible power rail noise issues. Overall, the power planes are less lossy. Also, decoupling capacitors will be placed closer to the active components reducing the inductive path from the active device and the capacitor. This will allow decoupling for parts switching at fast rates. Given the shorter distances between transceivers within the system, the drive strength can be reduced. Decreased drive strength will reduce the amount of power dissipated by the transceiver. This presentation details a case study for a system in package design. A comparison will be made between the system laid out on a traditional printed wiring board (PWB) and the same system laid out on a substrate (SIP). Comparisons of the area, weight, route-ability and signal integrity will be made.

Publisher

IMAPS - International Microelectronics Assembly and Packaging Society

Cited by 2 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3