Fine Line and Low Stress RDL Solition for Fan-Out Wafer Level & Panel Level Packaging

Author:

Matsuura Yoshinori1,Yoshida Tatsuya1,Komiya Yukiko1,Nakamura Toshimi1,Yanai Takenori1,Okuyama Kazuhiro1,Kitabatake Yukiko1,Ishii Rintaro1,Hayashi Katsuyuki1,Kubota Takashi1,Fujii Joji1

Affiliation:

1. HRDP Business Development Unit, Business Creation Sector, Mitsui Mining and Smelting Co., Ltd., 1333-2 Haraichi, Ageo-shi, Saitama 362-0021, Japan, Ph: +81-48-775-9528; Fax: +81-48-775-6373, Email:y_matsuura@mitsui-kinzoku.com

Abstract

Abstract Process limitations faced during the construction and integration of current and next generation advanced packages require a new RDL (Redistribution Layer) approach to overcome fine L/S and stress constraints. If interactions between design, process and materials are not optimized or controlled, then yield loss and higher cost result. RDL is an integral part of a package and with greater design complexity the number of such layers also increase. This paper introduces a new RDL concept through HRDP® (High Resolution Debondable Panel) technology. It has received industry wide attention, especially for Fan-Out, Chip Last, Wafer Level & Panel Level package assemblies. The structure and materials for HRDP® are described. The applicable HRDP® carrier can be provided in various dimensions and thicknesses for round panels and for square/rectangular panels with glass or silicon to match customer requirements. This accommodates process simplification and improves interfacial stresses. The process steps using HRDP® are elaborated, which essentially use existing tools in RDL metal patterning (i.e., Lithography, Developer/Descum etc.) without disrupting the assembly line layout and process flow. HRDP® is compatible with existing dielectrics and photoresists. It has been demonstrated that based upon the capabilities of dielectrics and photoresists used for RDL in the bump fab, fine L/S geometries of 2/2 um and less have been achieved. Reliability data has been shared.

Publisher

IMAPS - International Microelectronics Assembly and Packaging Society

Cited by 2 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Influence of Temporary Rigid Carrier Structure on Warpage during Wafer/Panel level packaging;2024 IEEE 74th Electronic Components and Technology Conference (ECTC);2024-05-28

2. Introducing novel “Rigid Carrier with Composite Release Layer” to assemble ultra-high density Advanced Packages & Substrates in wafer and panel format;2022 IEEE 24th Electronics Packaging Technology Conference (EPTC);2022-12-07

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3