Power Reduction Using Efficient Way of Tri-State Buffer Connection

Author:

Hameed Maan

Abstract

Clock gating is a very important technique for decreasing wasted power in digital design. One of the approaches to obtain dissipated power is an intention by the way of masking the clock pulse that is going to the unused part of the design. In this research, a comparative evaluation of current clock gating techniques on synchronous digital design changed into provided. In the new suggested design, the gated clock technology circuit is a use of tri-state buffer and gated clock. The new submodule was created by the connection of two tri-state logic used as switched to control to the design. The new suggested technique was saving more power and area. The suggested sub-module was achieved by using ASIC design methodologies. In order to implement Huffman modules, the architecture of the proposed module has been generated using Verilog HDL language. In addition, it is proved using Modalism-Altera 10.3c (Quartus II 14.1) tools. By using the tri-state technique, dynamic power and total power are decreased. The suggested technique will decrease the hardware complexity.

Publisher

IntechOpen

Reference15 articles.

1. George L, Bangde P. Design and implementation of low power consumption 32-bit ALU using FPGA. International Journal for Research in Emerging Science and Technology. 2014;1(5):64-68

2. Kathuria JA, Ayoub M, Khan M, Noor A. A review of clock gating technique. MIT International Journal of Electronics and Communication Engineering. 2011;1(2):106-114

3. Paul BC, Agarwal A, Roy K. Low power design techniques for scaled technologies. Integration, the VLSI Journal. 2006;39(2):64-89

4. Mohammed MH, Khmag A, Rokhani FZ, Ramli AB. VLSI implementation of Huffman design using FPGA with a comprehensive analysis of power restrictions. International Journal of Advanced Research in Computer Science and Software Engineering. 2015;5(6):49-54

5. Chaudhary H, Goyal N, Sah N. Dynamic power reduction using clock gating: A review. IJECT International Journal of Electronics & Communication Technology. 2015;6(1):22-26

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3