Receiver Designs for Electronic Toll Collection Systems : A Survey

Author:

Ravi Rarika1,Assis Anu1

Affiliation:

1. Electronics and Communication, TKM College of Engineering, Kollam, Kerala, India

Abstract

<p>This paper discusses about different receiver designs adopted so far for various electronic toll collection systems. A comparative analysis based on the discussions is also provided. It shows that each design has it's own advantages and disadvantages compared to others. The main aim of this paper is to identify the most suitable design. The researches shows that the receiver design described in the 5.8GHz digitally controlled DSRC receiver for Chinese electronic toll collection system is the most suitable one. Here all RF, IF blocks and digital baseband for on-chip automatic gain control, are integrated on an RF-SoC. The proposed digitally controlled LNA and mixer circuits are elaborated. The technology used is 0.13μm CMOS technology. The RF block occupies a chip area of 0.75mm2. It consumes 22mA under a 1.5V supply voltage. The bit error rate maintains better than 10-6, the input power level varies from -75dBm to -8dBm. This design provides a receiver sensitivity improvement of at least 25%, and a dynamic range enhancement of at least 12%.</p>

Publisher

Technoscience Academy

Subject

General Medicine

Reference8 articles.

1. S. Shin et al., “0.18 μm CMOS integrated chipset for 5.8 GHz DSRC systems with +10 dBm output power,” in Proc. IEEE ISCAS, May 2008, pp. 1958–1961.

2. J. Choi, K. Lee, S. O. Yun, S. G. Lee, and J. Ko, “An interference-aware 5.8 GHz wake-up radio for ETCs,” in Proc. IEEE Int. Solid-State Circuits Conf. Tech. Dig., Feb. 2012, pp. 446–447.

3. X. He, et al., “A 14-mW PLL-less receiver in 0.18-μm CMOS for Chinese Electronic Toll Collection Standard,” IEEE Trans. Circuits Syst. II: Express Briefs, vol. 61, no.10, pp. 763-767, Aug. 2014.

4. K. Kwon et al., “A 5.8 GHz integrated CMOS dedicated short range communication transceiver for the Korea/Japan electronic toll collection system,” IEEE Trans. Microw. Theory Tech., vol. 58, no. 11, pp. 2751– 2763, Nov. 2010.

5. J. Choi, et al., “A 5.8-GHz DSRC transceiver with a 10-μA interference-aware wake-up receiver for the Chinese ETCS,” IEEE Trans. on Microw. Theory Techn., vol. 62, no. 12, pp. 3146-3160, Oct. 2014.

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3