A High-Performance Full Adder Design with Low Area, Power and Delay

Author:

Dondapati. Bindu Sree 1,K. Rajasekhar 1

Affiliation:

1. Department of Electronics and Communication Engineering, University College of Engineering (Autonomous) JNTUK, Kakinada, Andhra Pradesh, India

Abstract

A new one-bit adder architecture is described that may be used with a variety of logics, including Static CMOS, transmission gates, the Transmission Full Adder (TFA), and the New-14T Gate Diffusion Input Method (GDI). The Modified Gate Diffusion Input Method (MGDI) is used to suggest a novel structure design for a full adder. The full adder circuit is used in the Modified Gate Diffusion Input Method (MGDI), and experimental results demonstrate its superior performance compared to traditional methods. Full adders with multistage arrangements are also considered, as their performance may differ from that of a 1-bit full adder. As a result, two applications of multistage full adder structures, the ripple carry adder (RCA) and 6:2 compressor are used to analyze the findings. The power, area and delay are reduced by around 40% when compared to the existing methods. All the designs are simulated using Tanner EDA. The proposed full adder has a lower transistor count (6 or 7 transistors), lower power dissipation, and less delay than previous designs, according to simulation data.

Publisher

Technoscience Academy

Subject

General Medicine

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3