Design of Power Efficient Analog to Digital Converter

Author:

Malathi D1,Nandha T1,Nithish S1,Naresh S P1

Affiliation:

1. Kongu Engineering College

Abstract

Abstract Analog to Digital Converters (ADCs) plays a critical role in modern electronic systems, enabling the conversion of continuous analog signals into digital representations which require low power consumption and high conversion efficiency. The demand for low- power electronic devices continue to grow; efficient ADCs play a crucial role in power- sensitive applications. The design and comparative analysis of three distinct ADC architectures, namely Flash, Successive Approximation Register (SAR), and Sub ranging, all implemented in a 180nm Complementary Metal Oxide Semiconductor (CMOS) technology with a focus on achieving low power consumption. The Flash ADC, known for its high-speed conversion in a single step, is examined in terms of power efficiency, especially as it relates to its suitability for high-speed applications. The SAR ADC, characterized by its iterative approximation process, is assessed for its power consumption during precise conversions. Subranging ADCs, combining speed and resolution through multi- stage conversion, are analyzed for their power efficiency and effectiveness in balancing these attributes. The average power of the three ADCs with resolution of 4 bits is compared. From the existing ADC average power is reduced 25% for Flash, 36% for SAR and 34% for Subranging ADC and the most effective architecture is Subranging ADC with an average power of 3.125 mW.

Publisher

Research Square Platform LLC

Reference9 articles.

1. Design of a low-power flash analog-to-digital converter chip for temperature sensors in 0.18 µm CMOS process;Al MBI;Acta Scientiarum Technology,2015

2. ),’A High speed Wallace tree encoder using hybrid full adder’;Dr NAV;Journal of Engineering Science,2011

3. Hung, C. K., Shiu, J. F., Chen, I. C., & Chen, H. S. (2006). ‘A 6-bit 1.6 GS/s flash ADC in 0.18 CMOS with reversed-reference dummy’, IEEE Asian Solid States Conference (ASSCC) pp. 335–338.

4. A 21-mW 8-b 125-MSample/s ADC in 0.09-mm2 0.13-µm CMOS;Jan Mulder CM;IEEE Journal Of Solid-State Circuits,2004

5. ),’ Design and Analysis of GDI Based Full Adder Circuit for Low Power Applications’;Pankaj Kumar and Poonam Yadav;International Journal of Engineering Research and Applications,2014

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3