Affiliation:
1. Guru jambheshwar university of science and technology, HISAR
2. National Institute of Technology Delhi
3. Guru Jambheshwar University of Science and Technology
Abstract
Abstract
This research article presents a comprehensive investigation of three-bit hybrid-digitally controlled ring oscillator (HDCRO) implemented with TMSC 90nm CMOS technology.The hybrid circuit HDCRO comprises of three distinct delay stages, namely XNOR-based inverter, a CMOS inverter, and a Pseudo-NMOS inverter, all of which have been designed utilizing an inversion MOS varactor (IMOS). Furthermore, the investigation explores the output frequency variation in the load element of the HDCRO by adjusting the capacitance of the digitally controlled MOS varactors. This frequency variation occurs as a result of changing the digital control bits of the MOS varactors at a supply voltage of 0.7 V. The proposed HDCRO demonstrates an oscillation frequency range of 2.558 GHz to 2.649 GHz, with power consumption varying from 3.638 mW to 1.046 mW, and phase noise from -68.070 dB@1 MHz to -67.654 dB@1 MHz relative to the central oscillation frequency. Moreover, by applying a supply voltage variation between 0.5 V and 1 V, a wider frequency tuning range of 1.238 GHz to 4.438 GHz is achieved. This extended tuning range exhibits power consumption variation from 2.785 µW to 54.66 mW, and phase noise from -68.812 dB@1 MHz to -65.445 dB@1 MHz relative to the central oscillation frequency. In summary, this study presents a novel HDCRO architecture that demonstrates excellent performance in terms of frequency range, power consumption and phase noise. The proposed design offers advantages of high speed, low-power and good frequency range; thus has a promising prospect of application in high-performance integrated circuits.
Publisher
Research Square Platform LLC
Reference22 articles.
1. Digitally Controlled Oscillator (DCO)-Based Architecture for RF Frequency Synthesis in a Deep-Submicrometer CMOS Process. IEEE transactions on circuits and systems— analog and digital signal processing;Staszewski RB,2003
2. A Digitally Controlled Oscillator in a 90 nm Digital CMOS Process for Mobile Phones;Staszewski RB;IEEE journal of solid-state circuits,2005
3. A digitally controlled oscillator system for SAW-less transmitters in cellular handsets;Hung CM;IEEE journal Solid-State Circuits,2006
4. Monotonic Wide- Range Digitally Controlled Oscillator Compensated for Supply Voltage Variation;Moon BM;IEEE transactions on circuits and systems—II: express briefs,2008
5. Eliezer, O., Staszewski, B., Mehta, J. (2010). Accurate self- characterization of mismatches in a capacitor array of a digitally controlled oscillator. Proc. IEEE Dallas Circuits and Systems Workshop, pp. 1–4.