Design of efficient architectures for discrete orthogonal transforms using bit level systolic structures
Author:
Publisher
Institution of Engineering and Technology (IET)
Subject
Computational Theory and Mathematics,Hardware and Architecture,Theoretical Computer Science
Link
https://digital-library.theiet.org/content/journals/10.1049/ip-cdt_20020159?crawler=true&mimetype=application/pdf
Reference19 articles.
1. PARHI, K.: VLSI digital signal processing systems design and implementation, (Wiley 1999)
2. KUNG, S.Y.: VLSI array processors, (Prentice Hall 1988)
Cited by 9 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Discrete Orthogonal Multi-transform on Chip (DOMoC);Journal of Signal Processing Systems;2018-01-22
2. EVALUATION STUDY OF SYSTOLIC ARRAY PROCESSORS OPTIMIZATION AND MAPPING ON k-LUT FPGA DEVICES;Journal of Circuits, Systems and Computers;2013-04
3. 4-Bit Serial-Parallel Multiplier and Bit-Level Systolic Architecture for Implementation of Discrete Orthogonal Transforms;Communications in Computer and Information Science;2012
4. A NEW PLATFORM FOR THE IMPLEMENTATION OF REGULAR ITERATIVE ALGORITHMS INTO FPGAs;Journal of Circuits, Systems and Computers;2011-10
5. Power Modeling and Efficient FPGA Implementation of FHT for Signal Processing;IEEE Transactions on Very Large Scale Integration (VLSI) Systems;2007-03
1.学者识别学者识别
2.学术分析学术分析
3.人才评估人才评估
"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370
www.globalauthorid.com
TOP
Copyright © 2019-2024 北京同舟云网络信息技术有限公司 京公网安备11010802033243号 京ICP备18003416号-3