Abstract
Abstract
Successive approximation type direct resistance to digital converter (SAR RDC) topology is presented here. The conventional SAR type ADC is augmented with an additional opamp inverting summer and a standard resistance such that the digital output of the SAR directly indicates the value of an unknown resistance connected between the output of the digital to analog converter of the SAR RDC and the inverting input of the added inverting summer. Analysis of the proposed technique presented here helps select proper components at the design stage itself to obtain minimal errors in the measurement of the unknown resistor. The major advantage of the proposed scheme is that it retains the basic architecture of an SAR ADC and hence can be implemented with all available SAR ADC architectures, including the ability to install ‘auto-ranging’. An added advantage is that the value of the unknown resistor is determined in terms of a standard resistor and hence good accuracy is easily obtained. Simulation studies and results obtained from a prototype SAR RDC built and tested, establish the efficacy of the proffered technique. The results indicate a worst-case error of < ±0.2% and no missing codes.
Reference23 articles.
1. A low-power TDC-configured logarithmicresistance sensor for MLC PCM readout;Kwon;IEEE Sens. J.,2016
2. High-resolution time-based resistance-to-digital converter with TDC and counter;Nakagawa,2018
3. Low-Power, low-voltage resistance-to-digital converter for;Yurish;Sensing Applications Sensors & Transducers,2016
4. Enhanced microcontroller interface of resistive sensors through resistance-to-time converter;Anandanatarajan;IEEE Trans. Instrum. Meas.,2020