Author:
Basir M S S M,Ismail R C,Naziri S Z M,Isa M N M,Murad S A Z,Harun A
Abstract
Abstract
In this paper, a variety of adder and multiplier are compared to be implemented in a new logarithmic number system (LNS). Both adder and multiplier are designed with a generic very high-speed integrated circuit hardware description language (Verilog) program. This makes it possible to achieve the optimum performance in latency and area of 0.18µm CMOS technologies LNS chip. Consequently, the optimal configurations vary with speed and area of the schemes and in some cases can be compact area, O(n), fast in latency O(log2
n) or optimized. The program was scripted based on fixed-point (FXP) adders and multipliers that yet will be implemented in LNS system. The functionality of the scheme was tested before synthesized. Outcomes show that Ladner Fisher (LF) adder and modified Baugh Wooley multiplier contribute to fast in latency and consume minimal area.
Cited by
2 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Implementation of Neural Network Based Digital Pre-distorter for Power Amplifier Linearisation;2024 Second International Conference on Emerging Trends in Information Technology and Engineering (ICETITE);2024-02-22
2. Design of Brent Kung Prefix Form Carry Look Ahead Adder;2022 8th International Conference on Wireless and Telematics (ICWT);2022-07-21