Author:
Claeys C,Hsu P-C,He L,Mols Y,Langer R,Waldron N,Eneman G,Collaert N,Heyns M,Simoen E
Abstract
Abstract
The paper briefly reviews some of the present-day state-of-the art III-V devices processed on a Si platform reported in the literature, before addressing defect engineering aspects for III-V processing on a Si substrate from both a structural and electrical performance perspective. The identification of the extended defects will be illustrated by some case studies based on leakage current and lifetime investigations, Deep Level Transient Spectroscopy (DLTS) analysis and low frequency noise spectroscopy. Information on the basic defect parameters can be used as input for TCAD simulation of the electrical device performance, enabling a further optimization of the materials’ growth and process conditions.
Subject
General Physics and Astronomy
Reference33 articles.
1. Future of nano CMOS technology;Iwai;Solid State Electron.,2015
2. Technology development challenges for advanced group IV semiconductor devices;Claeys;Phys. Status Solidi A,2016
3. Potential and limitations of UTBB SOI for advanced CMOS technologies;Claeys,2013
4. Epitaxial necking in GaAs grown on prepatterned Si substrates;Fitzgerald;J. Electron. Mater.,1991