Author:
Song Shengyu,Chen Jianjun,Yuan Hengzhou,Xing Haiyuan,Wen Yi
Abstract
Abstract
In order to deal with the special needs of high-speed digital-analog hybrid circuits for power supplies, this article has designed a LDO circuit specifically applied to high-speed SerDes. In the design process, a cross-coupled charge pump was used to increase the swing and reduce power supply noise, and to increase the gain and reduce the area overhead, the design of an asymmetric operational amplifier was introduced. At the same time, the use of the cascode structure is also conducive to the frequency stability of the loop and provides sufficient phase margin for the circuit. Through simulation verification, the low-frequency maximum internal noise of this LDO is only 0.96uV/sqrt(Hz), the transient response time when the load changes from low to high is 38ns, the transient response time from high to low is 84ns, the phase margin is 87.3deg, and the PSRR is 56.8dB.
Subject
General Physics and Astronomy
Reference5 articles.
1. The Low Dropout Regulator [A Circuit for All Seasons][J];Razavi;IEEE Solid-State Circuits Magazine,2020
2. Clock data recovery circuitry and phase locked loop circuitry with dynamically adjustable bandwidths[J];Asaduzzaman,2006
3. Transistor Mismatch Properties in Deep-Submicrometer CMOS Technologies[J];Yuan;IEEE Transactions on Electron Devices,2011
4. CMOS cross-coupled charge pump with improved latch-up immunity[J];Park;Ieice Electron Express,2009