FPGA-based Design of Multiple Models for Industry 4.0 Cyber Security

Author:

Al-Salman Husham Ibrihem Mahdi,Ehkan Phaklen,Al-Doori Muataz Hamed

Abstract

Abstract Industry 4.0 computing infrastructure depends on traditional processing platforms, and all these platforms perform well and achieving acceptable throughput. Two significant problems confront with these platforms are the delay in data processing and security hazard for potential threats. A design coding has been written using VHDL based on behaviour temporal parallelism for Industry 4.0 cybersecurity model. The models are divided into three namely, single, dual and quad models. Every model has three main components include UART, FIFO and DES algorithm for data encryption and decryption. Encryption is achieved more than one block at a time and over the number of designs to find the most suitable application for data processing. A DES algorithm based efficient implementing the design of 16-round multiple parallel models for low-cost, scalable, and robust encryption solution of a maximum clock frequency of 227MHz and it is capable of encrypting or decrypting data blocks at a rate of throughput 58,288Mbps.

Publisher

IOP Publishing

Subject

General Physics and Astronomy

Reference16 articles.

1. An Efficient Optimization and Secured Triple Data Encryption Standard using Enhanced Key Scheduling Algorithm;Vuppala;Procedia Computer Science,2020

2. A Comprehensive Evaluation of Cryptographic Algorithms: DES, 3DES, AES, RSA and Blowfish;Patil;Procedia Computer Science,2016

3. Improved Structure of Data Encryption Standard Algorithm;Hoobi;Journal of Southwest Jiaotong University,2020

4. High Throughput FPGA Implementation of Data Encryption Standard with Time Variable Sub-keys;Oukili;International Journal Electrical and Computer Engineering,2016

5. Data Security Implementation using Data Encryption Standard Method for Student Values at the Faculty of Medicine, University of North Sumatra;Ikhwan;Journal of Physics: Conference Series,2021

Cited by 1 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Implementation of Simplified Data Encryption Standard on FPGA using VHDL;Kurdistan Journal of Applied Research;2022-03-13

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3