Author:
Al-Salman Husham Ibrihem Mahdi,Ehkan Phaklen,Al-Doori Muataz Hamed
Abstract
Abstract
Industry 4.0 computing infrastructure depends on traditional processing platforms, and all these platforms perform well and achieving acceptable throughput. Two significant problems confront with these platforms are the delay in data processing and security hazard for potential threats. A design coding has been written using VHDL based on behaviour temporal parallelism for Industry 4.0 cybersecurity model. The models are divided into three namely, single, dual and quad models. Every model has three main components include UART, FIFO and DES algorithm for data encryption and decryption. Encryption is achieved more than one block at a time and over the number of designs to find the most suitable application for data processing. A DES algorithm based efficient implementing the design of 16-round multiple parallel models for low-cost, scalable, and robust encryption solution of a maximum clock frequency of 227MHz and it is capable of encrypting or decrypting data blocks at a rate of throughput 58,288Mbps.
Subject
General Physics and Astronomy
Reference16 articles.
1. An Efficient Optimization and Secured Triple Data Encryption Standard using Enhanced Key Scheduling Algorithm;Vuppala;Procedia Computer Science,2020
2. A Comprehensive Evaluation of Cryptographic Algorithms: DES, 3DES, AES, RSA and Blowfish;Patil;Procedia Computer Science,2016
3. Improved Structure of Data Encryption Standard Algorithm;Hoobi;Journal of Southwest Jiaotong University,2020
4. High Throughput FPGA Implementation of Data Encryption Standard with Time Variable Sub-keys;Oukili;International Journal Electrical and Computer Engineering,2016
5. Data Security Implementation using Data Encryption Standard Method for Student Values at the Faculty of Medicine, University of North Sumatra;Ikhwan;Journal of Physics: Conference Series,2021
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献