Design of energy efficient carry lookahead adder using novel CSIPGL adiabatic logic circuit
-
Published:2020-12-01
Issue:1
Volume:1716
Page:012033
-
ISSN:1742-6588
-
Container-title:Journal of Physics: Conference Series
-
language:
-
Short-container-title:J. Phys.: Conf. Ser.
Author:
Bhalerao Abhishek L,Mane Aishwarya,Pensenwar Kartik,Bhuvana B P,Anita Angeline A,Kanchana Bhaaskaran V S
Abstract
Abstract
This paper presents a novel energy efficient logic called Charge Sharing Improved Pass Gate Adiabatic Logic (CSIPGL) operating using four phase power clock sources. The CSIPGL based circuit is capable of operating through a wider range of frequency from 100MHz to 1GHz. CSIPGL logic has been designed using UMC 90nm technology model files and are simulated using Cadence® Virtuoso EDA tools. Efficiency of CSIPGL circuit is validated by comparing it against CSSAL, SQAL, SyAL, adiabatic logic circuits based on single charge sharing transistor [14] and EE-SPFAL circuit designs. Power consumption of AND/NAND and XOR/XNOR sub modules used in the design of 4-bit Carry Lookahead Adder circuits (CLA) are compared. 4-bit CLA is taken as a benchmark circuit to validate the efficiency of the proposed CSCPAL circuit.
Subject
General Physics and Astronomy
Reference15 articles.
1. Charge-recovery computing on silicon;Kim;IEEE Transactions on Computers,2005
2. 2nd order adiabatic computation with 2N-2P and 2N-2N2P logic circuits;Kramer,1995
3. Positive feedback in adiabatic logic;Vetuli;Electronics Letters,1996
4. Differential cascode adiabatic logic structure for low power;Kanchana Bhaaskaran;Journal of Low Power Electronics,2008