A low noise 2.2 GHz PLL ASIC for the CSR external-target experiment

Author:

Hu Z.,Gao C.,Tian X.,Zhu P.,Liu J.,Wang H.,Chen K.,You B.,Xiao L.,Guo D.,Yang P.,Qiao Y.,Li Y.,Liu X.,Chen Q.,Sun X.,Huang G.,Liu F.

Abstract

Abstract This paper presents the design and test results of a low noise Phase Locked Loop (PLL) Application Specific Integrated Circuit (ASIC), which is designed for the data transmission system in a pixel chip for a beam monitor of the Cooling Storage Ring (CSR) external target experiment at HIRFL in China. The proposed PLL consists of a differential ring oscillator, a digital divider, a three-state phase frequency detector, a current charge pump, a second-order loop filter and current mode level buffers. A prototype PLL ASIC has been fabricated in a standard 130 nm CMOS process. The test results show that the frequency of the output clock is about 2.2 GHz with a phase noise of −90 dBc/Hz at a frequency offset of 1 MHz and a root mean square jitter of 1.15 ps. The core circuit of the PLL consumes about 30 mW under the power supply of 1.2 V.

Publisher

IOP Publishing

Subject

Mathematical Physics,Instrumentation

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3