A 10-bit 200 MS/s pipelined ADC with parallel sampling and switched op-amp sharing technique

Author:

Sam D.S. Shylu,Paul P. Sam

Abstract

Purpose In parallel sampling method, the size of the sampling capacitor is reduced to improve the bandwidth of the ADC. Design/methodology/approach Various low-power techniques for 10-bit 200MS/s pipelined analog-to-digital converter (ADC) are presented. This work comprises two techniques including parallel sampling and switched op-amp sharing technique. Findings This paper aims to study the effect of parallel sampling and switched op-amp sharing techniques on power consumption in pipelined ADC. In switched op-amp sharing technique, the numbers of op-amps used in the stages are reduced. Because of the reduction in the size of capacitors in parallel sampling technique and op-amps in the switched op-amp sharing technique, the power consumption of the proposed pipelined ADC is reduced to a greater extent. Originality/value Simulated the 10-bit 200MS/s pipelined ADC with complementary metal oxide semiconductor process and the simulation results shows a maximum differential non-linearity of +0.31/−0.31 LSB and the maximum integral non-linearity (of +0.74/−0.74 LSB with 62.9 dB SFDR, 55.90 dB SNDR and ENOB of 8.99 bits, respectively, for 18mW power consumption with the supply voltage of 1.8 V.

Publisher

Emerald

Subject

Electrical and Electronic Engineering,Industrial and Manufacturing Engineering

Reference45 articles.

1. A 0.3mm2 10-b 100MS/s pipelined ADC using nauta structure op-amps in 180nm CMOS,2013

2. Design and Analysis of Operational Transconductance Amplifier;International Journal of Networks and Systems,2012

3. A 40MS/s 12-bit Zero-Crossing based SAR-Assisted Two-Stage pipelined ADC with adaptive level shifting,2019

4. Design, Implementation and analysis of Flash ADC architecture with Differential Amplifier as Comparator using Custom Design Approach;International Journal of Electronics Signals and Systems,2012

5. A 10-bit 50-MS/s subsampling pipelined ADC based on SMDAC and opamp sharing;Journal of Semiconductors,2010

Cited by 4 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. 8 Bit SAR Low Power Data Converter Design in 90nm Technology for Low Frequency Signal Acquisition;2023 4th International Conference on Signal Processing and Communication (ICSPC);2023-03-23

2. Design and Implementation of Low Power Unidirectional Shift Register;2023 4th International Conference on Signal Processing and Communication (ICSPC);2023-03-23

3. Design and Analysis of Frequency Synthesizer for Implantable Cardioverter Defibrillator (ICD) in 90 NM Technology;2023 4th International Conference on Signal Processing and Communication (ICSPC);2023-03-23

4. Design of Low–power 4-bit Flash ADC Using Multiplexer Based Encoder in 90nm CMOS Process;International Journal of Electronics and Telecommunications;2022-04-27

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3