Edge detection using resistive threshold logic networks with CMOS flash memories

Author:

Pappachen James Alex,Pachentavida Anusha,Sugathan Sherin

Abstract

Purpose – The purpose of this paper is to present a new approach to edge detection using semiconductor flash memory networks having scalable and parallel hardware architecture. Design/methodology/approach – A flash cell can store multiple states by controlling its voltage threshold. The equivalent resistance of the operation states controlled by threshold voltage of flash cell gives out different combinations of logic 0 and 1 states. The paper explores this basic feature of flash memory in designing a resistance change memory network for implementing novel edge detector hardware. This approach of detecting the edges is inspired from the spatial change detection ability of the human visual system. Findings – The proposed approach consumes less number of electronic components for its implementation, and outperforms the conventional approaches of edge detection with respect to the processing speed, scalability and ease of design. It is also demonstrated to provide edges invariant to changes in the direction of the spatial change in the images. Research limitations/implications – This research brings about a new direction in the development of edge detection, in terms of developing high-speed parallel processing edge detection and imaging circuits. Practical implications – The proposed approach reduces the implementation complexity by removing the need to have convolution operations for spatial edge filtering. Originality/value – This paper presents one of the first edge detection approaches that is purely a hardware oriented design, uses resistance of flash memory to form edge detector cells, and one that does not use computational operations such as additions or multiplications for its implementation.

Publisher

Emerald

Subject

General Computer Science

Reference17 articles.

1. Bez, R. , Camerlenghi, E. , Modelli, A. and Visconti, A. (2003), “Introduction to flash memory”, Proceeding of IEEE, Vol. 91 No. 4, pp. 489-502.

2. Farber, R. (2011), CUDA Application Design and Development, 1st ed., Morgan Kaufmann, San Francisco, CA.

3. Fazio, A. (2004), “Flash memory scaling”, MRS Bulletin, Vol. 29 No. 11, pp. 814-817.

4. Forstner, P. (2006), “MSP430 flash memory characteristics”, Tech. Rep. No. 1, Texas Instruments, Dallas, TX.

5. Haraguchi, K. , Kume, H. , Ushiyama, M. and Ohkura, M. (1998), “A new simple method for extracting the capacitance coupling coefficients of sub-0.5-micrometer flash memory cells”, IEICE Transactions on Electronics, Vol. E 82-C No. 4, pp. 602-606.

Cited by 6 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Neuromorphic vision networks for face recognition;Mem-elements for Neuromorphic Circuits with Artificial Intelligence Applications;2021

2. Practical Implementation of Memristor-Based Threshold Logic Gates;IEEE Transactions on Circuits and Systems I: Regular Papers;2019-08

3. Design and simulation of a CMOS image sensor with a built-in edge detection for tactile vision sensory substitution;AIMS Electronics and Electrical Engineering;2019

4. Threshold logic based low-level vision sparse object features;International Journal of Intelligent Computing and Cybernetics;2016-11-14

5. Edge detection for pattern recognition: a survey;International Journal of Applied Pattern Recognition;2016

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3