Design and implementation of power and area optimized AES architecture on FPGA for IoT application

Author:

P. Rajasekar,H. Mangalam

Abstract

Purpose The growing trends in the usage of hand held devices necessitate the need to design them with low power consumption and less area design. Besides, information security is gaining enormous importance in information transmission and data storage technology. In addition, today’s technology world is connected, communicated and controlled via the Internet of Things (IoT). In many applications, the most standard and widely used cryptography algorithm for providing security is Advanced Encryption Standard (AES). This paper aims to design an efficient model of AES cryptography for low power and less area. Design/methodology/approach First, the main issues related to less area and low power consumption in the AES encryption core are addressed. To implement optimized AES core, the authors proposed optimized multiplicative inverse, affine transforms and Xtime multipliers functions, which are the core function of AES’s core. In addition, to achieve the high throughput, it uses the multistage pipeline and resource reuse architectures for SBox and Mixcolumn of AES. Findings The results of optimized AES architecture have revealed that the multistage pipe line and resource sharing are optimal design model in Field Programmable Gate Array (FPGA) implementation. It could provide high security with low power and area for IoT and wireless sensors networks. Originality/value This proposed optimized modified architecture has been implemented in FPGA to calculate the power, area and delay parameters. This multistage pipeline and resource sharing have promised to minimize the area and power.

Publisher

Emerald

Subject

Electrical and Electronic Engineering,Industrial and Manufacturing Engineering

Reference42 articles.

1. Implementation of stronger AES by using dynamic s-box dependent of master key;Journal of Theoretical & Applied Information Technology,2013

2. Power-efficient ASIC synthesis of cryptographic sboxes,2004

3. AES hardware accelerator on FPGA with improved throughput and resource efficiency;Arabian Journal for Science and Engineering,2018

4. High performance data encryption with AES implementation on FPGA,2019

5. Very compact FPGA implementation of the AES algorithm,2003

Cited by 8 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Design of a Scan Chain for Side Channel Attacks on AES Cryptosystem for Improved Security;DEFENCE SCI J;2023

2. Web-based Calculator Tool for FPGA Power Consumption Estimation for Teaching Purposes;2023 International Conference on Electromechanical and Energy Systems (SIELMEN);2023-10-11

3. Adjustable Key AES Encryption and Decryption Circuit;2022 4th International Conference on Frontiers Technology of Information and Computer (ICFTIC);2022-12-02

4. Logic Realization of Galois Field for AES SBOX using Quantum Dot Cellular Automata;The Journal of Supercomputing;2022-08-29

5. A High-Speed FPGA Implementation of AES for Large Scale Embedded Systems and its Applications;2022 13th International Conference on Information and Communication Systems (ICICS);2022-06-21

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3