Abstract
Purpose
The growing trends in the usage of hand held devices necessitate the need to design them with low power consumption and less area design. Besides, information security is gaining enormous importance in information transmission and data storage technology. In addition, today’s technology world is connected, communicated and controlled via the Internet of Things (IoT). In many applications, the most standard and widely used cryptography algorithm for providing security is Advanced Encryption Standard (AES). This paper aims to design an efficient model of AES cryptography for low power and less area.
Design/methodology/approach
First, the main issues related to less area and low power consumption in the AES encryption core are addressed. To implement optimized AES core, the authors proposed optimized multiplicative inverse, affine transforms and Xtime multipliers functions, which are the core function of AES’s core. In addition, to achieve the high throughput, it uses the multistage pipeline and resource reuse architectures for SBox and Mixcolumn of AES.
Findings
The results of optimized AES architecture have revealed that the multistage pipe line and resource sharing are optimal design model in Field Programmable Gate Array (FPGA) implementation. It could provide high security with low power and area for IoT and wireless sensors networks.
Originality/value
This proposed optimized modified architecture has been implemented in FPGA to calculate the power, area and delay parameters. This multistage pipeline and resource sharing have promised to minimize the area and power.
Subject
Electrical and Electronic Engineering,Industrial and Manufacturing Engineering
Reference42 articles.
1. Implementation of stronger AES by using dynamic s-box dependent of master key;Journal of Theoretical & Applied Information Technology,2013
2. Power-efficient ASIC synthesis of cryptographic sboxes,2004
3. AES hardware accelerator on FPGA with improved throughput and resource efficiency;Arabian Journal for Science and Engineering,2018
4. High performance data encryption with AES implementation on FPGA,2019
5. Very compact FPGA implementation of the AES algorithm,2003
Cited by
10 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. An efficient hardware implementation of LED lightweight block cipher;2024 IEEE 7th International Conference on Advanced Technologies, Signal and Image Processing (ATSIP);2024-07-11
2. Design of a Scan Chain for Side Channel Attacks on AES Cryptosystem for Improved Security;DEFENCE SCI J;2023
3. Web-based Calculator Tool for FPGA Power Consumption Estimation for Teaching Purposes;2023 International Conference on Electromechanical and Energy Systems (SIELMEN);2023-10-11
4. FPGA implementation of AES encryptor based on rolled and masked approach;International Journal of Information and Computer Security;2023
5. Adjustable Key AES Encryption and Decryption Circuit;2022 4th International Conference on Frontiers Technology of Information and Computer (ICFTIC);2022-12-02