Abstract
Purpose
– With the rapid development in wired and wireless networks, the demand for network security system is rising rapidly due to more and more new applications introduced. The main factors that rate the encryption algorithms are its ability to secure and protect data against attacks, its speed and efficiency. In this paper, a reconfigurable network security design using multi-mode data encryption standard (DES) algorithm has been implemented with low complexity and low cost, which will also reduce the speed. The paper aims to discuss these issues.
Design/methodology/approach
– The design can be easily reconfigured to 3DES (triple DES) which is more secure and more powerful in encryption and decryption, as one of the trick in designing 3DES is to reuse three instances of DES. The design can be used for wired and wireless network applications, and it has been described using VHDL and implemented in a reconfigurable Programmable System-on-Chip (PSoC). The hardware implementation has targeted Xilinx Spartan XC3S700-AN FPGA device.
Findings
– The main idea of reducing the complexity for the hardware implementation is by optimizing the number of logic gates and LUTs of the design. The number of logic gates can be decreased by changing the way of writing the VHDL code and by optimizing the size of the chip.
Originality/value
– The design has been tested in simulation and hardware levels, and the simulation results and performance are discussed.
Reference28 articles.
1. Ball, C.F.
,
Humburg, E.
,
Ivanov, K.
and
Treml, F.
(2005a), Comparison of IEEE 802.16 WiMax Scenarios with Fixed and Mobile Subscribers in Tight Reuse, IST SUMMIT, Dresden.
2. Ball, C.F.
,
Humburg, E.
,
Ivanov, K.
and
Treml, F.
(2005b), “Performance analysis of IEEE 802.16 based cellular MAN with OFDM-256 in mobile scenarios”, paper presented at IEEE VTC Spring, Stockholm.
3. Batinaa, L.
,
Orsa, S.B.
,
Preneela, B.
and
Vandewalle, J.
(2003), “Hardware architectures for public key cryptography”, Integration, the VLSI Journal, Vol. 34, pp. 1-64.
4. Becker, J.
(2002), “Configurable systems-on-chip (CSoC)”, 15th Symposium on Integrated Circuits and System Design, pp. 379-384.
5. Bertoni, G.
,
Macchetti, M.
and
Negri, L.
(2004), “Power-efficient ASIC synthesis of cryptographic Sboxes”, Proceeding of GLSVLSI, Boston, MA, pp. 277-281.
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献