Author:
Chandel Rajeevan,Sarkar S.,Agarwal R.P.
Abstract
PurposeIn this paper output voltage waveform of CMOS repeater driven VLSI long interconnects is analysed, for deep submicron technologies. Ramp inputs are considered in the analysis as these are more practical than step inputs.Design/methodology/approachAnalytical models are developed for the time dependence of output voltage of repeater driven interconnect loads for rising as well as falling ramp input signals. The interconnect is modelled as a resistive‐capacitive load. Various operating regions of the MOSFETs are considered in the models. Method has also been given for determining the time at which MOSFET transits from saturation to linear region.FindingsA good agreement between the analytical and SPICE results is obtained, with analytical error 3 per cent at the most. The models developed work accurately for scaled‐supply voltages too. For a repeater loaded interconnect the variation of 90 per cent delay with number of repeaters at different supply voltages has also been determined by the proposed model. It is found that the optimum number of repeaters decreases with voltage‐scaling and this decrease is technology independent.Research limitations/implicationsThe parasitic inductance component in long interconnects is not considered in this analysis.Practical implicationsThe work is useful for timing analysis of repeater driven resistive interconnects.Originality/valueA very concise analytical approach for a CMOS repeater stage timing analysis is developed.
Subject
Electrical and Electronic Engineering,Surfaces, Coatings and Films,Condensed Matter Physics,Atomic and Molecular Physics, and Optics,Electronic, Optical and Magnetic Materials
Reference11 articles.
1. Adler, V. and Friedman, E.G. (1998), “Repeater design to reduce delay and power in resistive interconnects”, IEEE Transaction on Circuits and Systems‐II: Analog and Digital Signal Processing, Vol. 45 No. 5, pp. 607‐16.
2. Bakoglu, H.B. and Meindl, J.D. (1985), “Optimal interconnection circuits for VLSI”, IEEE Transaction on Electron Devices, Vol. ED‐32 No. 5, pp. 903‐9.
3. Berkeley Service for nano‐technology HSPICE models (2005), available at: www.device.eecs.berkeley.edu/ ∼ ptm.
4. Cao, Y., Sata, T., Orshansky, M., Sylvester, D. and Hu, C. (2000), “New paradigm of predictive MOSFET and interconnect modeling for early circuit simulation”, Proceedings of IEEE CICC, pp. 201‐4.
5. Chandel, R., Sarkar, S. and Agarwal, R.P. (2005a), “Performance controlling parameters of voltage‐scaled repeaters for long interconnections”, IETE Journal of Research, Vol. 51 No. 2, pp. 107‐13.
Cited by
2 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献