Width optimization of global inductive VLSI interconnects

Author:

Kaushik Brajesh Kumar,Sarkar S.,Agarwal R.P.

Abstract

PurposeThe performance of a high‐speed chip is highly dependent on the interconnects, which connect different macro cells within a VLSI chip. Delay, power dissipation and cross‐talk are the major design constraints for high performance VLSI interconnects. The importance of on‐chip inductance is continuously increasing with higher clock frequency, faster on‐chip rise time, wider wires, ever‐growing length of interconnects and introduction of new materials for low resistance interconnects. In the current scenario, interconnect is modeled as an RLC transmission line. Interconnect width optimization plays an important role in deciding transition delay and power dissipation. This paper aims to optimize interconnect width for a matched condition to reduce power and delay parameters.Design/methodology/approachWidth optimization is done for two sets of interconnect terminating conditions, namely active gate and passive capacitance. SPICE simulations have been used to validate the findings.FindingsFor a driver interconnect load model terminated by an active gate load, a trade‐off exists between short circuit and dynamic power in inductive interconnects, since with wider lines dynamic power increases, but short circuit power of the load gate decreases due to reduced transient delay. Whereas, for a line terminated by a capacitor, such trade‐off does not exist. Many of the previous researches have modeled the active gate load at the terminating end by its input parasitic gate capacitance.Practical implicationsThis paper shows that such modeling leads to inaccuracy in estimation of power, and therefore non‐optimal width selection, especially for large fan‐out conditions.Originality/valueThe finding is that the impedance matching between transmission line at driver and load ends plays an important role in estimation of overall power dissipation and transition delay of a VLSI circuit.

Publisher

Emerald

Subject

Electrical and Electronic Engineering,Surfaces, Coatings and Films,Condensed Matter Physics,Atomic and Molecular Physics, and Optics,Electronic, Optical and Magnetic Materials

Reference26 articles.

1. Anderson, C.J., Petrovick, J., Keaty, J.M., Warnock, J., Nussbaum, G., Tendier, J.M., Carter, C., Chu, S., Clabes, J., DiLullo, J., Dudley, P., Harvey, P., Krauter, B., LeBlanc, J., Pong‐Fei Lu, McCredie, B., Plum, G., Restle, P.J., Runyon, S., Scheuermann, M., Schmidt, S., Wagoner, J., Weiss, R., Weitzel, S. and Zoric, B. (2001), “Physical design of a fourth‐generation POWER GHz microprocessor”, Proc. IEEE International Solid‐State Circuits Conference, pp. 232‐3, 451.

2. Banerjee, K. and Mehrotra, A. (2001a), “Accurate analysis of on‐chip inductance effects and implications for optimal repeater insertion and technology scaling”, Proc. IEEE Symp. VLSI Circuits, Kyoto, Japan, pp. 195‐8.

3. Banerjee, K. and Mehrotra, A. (2001b), “Accurate analysis of on‐chip effects using a novel performance optimization methodology for distributed RLC interconnnects”, Proc. Design Automation Conf., Las Vegas, NV, pp. 798‐803.

4. Banerjee, K. and Mehrotra, A. (2002), “Analysis of on‐chip inductance effects for distributed RLC interconnects”, IEEE Trans. Computer‐Aided Design, Vol. 21, pp. 904‐15.

5. Delorme, N., Belleville, M. and Chilo, J. (1996), “Inductance and capacitance analytic formulas for VLSI interconnects”, IEEE Electron Lett., Vol. 32 No. 11, pp. 996‐7.

Cited by 9 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3