Width optimization of global inductive VLSI interconnects
Author:
Kaushik Brajesh Kumar,Sarkar S.,Agarwal R.P.
Abstract
PurposeThe performance of a high‐speed chip is highly dependent on the interconnects, which connect different macro cells within a VLSI chip. Delay, power dissipation and cross‐talk are the major design constraints for high performance VLSI interconnects. The importance of on‐chip inductance is continuously increasing with higher clock frequency, faster on‐chip rise time, wider wires, ever‐growing length of interconnects and introduction of new materials for low resistance interconnects. In the current scenario, interconnect is modeled as an RLC transmission line. Interconnect width optimization plays an important role in deciding transition delay and power dissipation. This paper aims to optimize interconnect width for a matched condition to reduce power and delay parameters.Design/methodology/approachWidth optimization is done for two sets of interconnect terminating conditions, namely active gate and passive capacitance. SPICE simulations have been used to validate the findings.FindingsFor a driver interconnect load model terminated by an active gate load, a trade‐off exists between short circuit and dynamic power in inductive interconnects, since with wider lines dynamic power increases, but short circuit power of the load gate decreases due to reduced transient delay. Whereas, for a line terminated by a capacitor, such trade‐off does not exist. Many of the previous researches have modeled the active gate load at the terminating end by its input parasitic gate capacitance.Practical implicationsThis paper shows that such modeling leads to inaccuracy in estimation of power, and therefore non‐optimal width selection, especially for large fan‐out conditions.Originality/valueThe finding is that the impedance matching between transmission line at driver and load ends plays an important role in estimation of overall power dissipation and transition delay of a VLSI circuit.
Subject
Electrical and Electronic Engineering,Surfaces, Coatings and Films,Condensed Matter Physics,Atomic and Molecular Physics, and Optics,Electronic, Optical and Magnetic Materials
Reference26 articles.
1. Anderson, C.J., Petrovick, J., Keaty, J.M., Warnock, J., Nussbaum, G., Tendier, J.M., Carter, C., Chu, S., Clabes, J., DiLullo, J., Dudley, P., Harvey, P., Krauter, B., LeBlanc, J., Pong‐Fei Lu, McCredie, B., Plum, G., Restle, P.J., Runyon, S., Scheuermann, M., Schmidt, S., Wagoner, J., Weiss, R., Weitzel, S. and Zoric, B. (2001), “Physical design of a fourth‐generation POWER GHz microprocessor”, Proc. IEEE International Solid‐State Circuits Conference, pp. 232‐3, 451. 2. Banerjee, K. and Mehrotra, A. (2001a), “Accurate analysis of on‐chip inductance effects and implications for optimal repeater insertion and technology scaling”, Proc. IEEE Symp. VLSI Circuits, Kyoto, Japan, pp. 195‐8. 3. Banerjee, K. and Mehrotra, A. (2001b), “Accurate analysis of on‐chip effects using a novel performance optimization methodology for distributed RLC interconnnects”, Proc. Design Automation Conf., Las Vegas, NV, pp. 798‐803. 4. Banerjee, K. and Mehrotra, A. (2002), “Analysis of on‐chip inductance effects for distributed RLC interconnects”, IEEE Trans. Computer‐Aided Design, Vol. 21, pp. 904‐15. 5. Delorme, N., Belleville, M. and Chilo, J. (1996), “Inductance and capacitance analytic formulas for VLSI interconnects”, IEEE Electron Lett., Vol. 32 No. 11, pp. 996‐7.
Cited by
9 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
|
|