Author:
CARROLL TOM,ORTEGA-CERDÀ JOAQUIM
Abstract
A mathematical model of the voltage drop which arises in on-chip power distribution networks is used to compare the maximum voltage drop in the case of different geometric arrangements of the pads supplying power to the chip. These include the square or Manhattan power pad arrangement, which currently predominates, as well as equilateral triangular and hexagonal arrangements. In agreement with the findings in the literature and with physical and SPICE models, the equilateral triangular power pad arrangement is found to minimize the maximum voltage drop. This headline finding is a consequence of relatively simple formulas for the voltage drop, with explicit error bounds, which are established using complex analysis techniques, and elliptic functions in particular.
Publisher
Cambridge University Press (CUP)
Reference9 articles.
1. On an asymptotic formula for the maximum voltage drop in a on-chip power distribution network
2. Chen H. , Cheng C.-K. , Kahng A. B. , Mandoiu I. , Wang Q. and Yao B. (2003) The Y-architecture for on-chip interconnect: Analysis and methodology. In: Proceedings of the 2003 IEEE/ACM International Conference on Computer-Aided Design, 9–13 November, 13 pp.
3. Elliptic functions, Green functions and the mean field equations on tori
4. Gabor (super)frames with Hermite functions
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献