1. “Process Technology Variation,”;IEEE Trans. Electron Devices,2011
2. “Impact of Random Channel Mismatch on the SNR and SFDR of Time-Interleaved ADCs,”;IEEE Transactions on Circuit and Systems – I, Reg. Papers,2004
3. “Modeling and Analysis of Transistor Mismatch Due to Variability in Short-Channel Effect Induced by Random Dopant Fluctuation,”;IEEE Electron Device Letters,2012
4. Upper Saddle River;The Art of Analog Layout,2006
5. “Accounting for Inherent Circuit Resilience and Process Variations in Analyzing Gate Oxide Reliability,”;Design Automation Conference (ASP-DAC), 16th Asia and South PacificYokohama,2011