A Combined Coefficient Segmentation and Block Processing Algorithm for Low Power Implementation of FIR Digital Filters
-
Published:2002-01-01
Issue:2
Volume:15
Page:529-535
-
ISSN:1065-514X
-
Container-title:VLSI Design
-
language:en
-
Short-container-title:VLSI Design
Author:
Erdogan A. T.1,
Arslan T.1
Affiliation:
1. University of Edinburgh, Department of Electronics and Electrical Engineering, Edinburgh EH9 3JL, Scotland, UK
Abstract
A combined coefficient segmentation and block processing algorithm for low power implementation of FIR digital filters is described in this paper. The algorithm processes data and coefficients in blocks of fixed sizes. During the manipulation of each block, coefficients are segmented into two primitive components. The accumulative effect of processing a sequence of blocks and segmentation results in up to 80% reduction in power consumption in the multiplier circuit compared to conventional filtering. The paper describes the implementation of the algorithm, its constituent components, and the power evaluation environment developed. Simulations are performed using eight practical digital filter examples with various filter orders and data/coefficient wordlengths. In addition, the algorithm is compared with conventional filtering implementations and those using block processing and coefficient segmentation algorithms alone.
Publisher
Hindawi Limited
Subject
Electrical and Electronic Engineering,Computer Graphics and Computer-Aided Design,Hardware and Architecture
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献