Abstract
AbstractThis paper presents the complete design of a phase locked loop-based clock synthesizer for reconfigurable analog-to-digital converters. The synthesizer was implemented in TSMC 65 nm CMOS process technology and the presented results were obtained from extracted layout view with parasitics. The synthesizer generates clock frequencies ranging from 40 to 230 MHz considering a reference frequency of 10 MHz and a supply voltage of 1.2 V. Worst case current consumption is 634 $$\mu $$
μ
W, settling time is 6 $$\mu $$
μ
s, maximum jitter is 1.3 ns in a 0.037 mm$$^2$$
2
area. Performance was validated in a test $$\Sigma \Delta $$
Σ
Δ
Modulator with bandwidths of 200 kHz, 500 kHz and 2 MHz, and oversampling frequencies of 40, 60 and 80 MHz respectively, with negligible signal-to-noise ratio degradation compared to an ideal clock.
Publisher
Springer Science and Business Media LLC
Subject
Surfaces, Coatings and Films,Hardware and Architecture,Signal Processing
Reference13 articles.
1. Razavi, B. (2020). Lower bounds on power consumption of clock generators for ADCs. ISCAS. https://doi.org/10.1109/ISCAS45731.2020.9180391
2. Redmayne, D., Trelewicz, E., & Smith, A. (2006). Understanding the Effect of Clock Jitter on High Speed ADCs. Linear Technologyhttps://www.analog.com/media/en/reference-design-documentation/design-notes/dn1013f.pdf.
3. Razavi, B. (2020). Design of CMOS Phase Locked Loops From Circuit Level to Architecture Level. Cambridge: Cambridge University Press.
4. Hanumolu, P., Brownlee, M., Mayaram, K., & Moon, U. K. (2004). Analysis of charge-pump phase-locked loops. IEEE Transactions on Circuits and Systems I: Regular Papers, 51(9), 1665–1674. https://doi.org/10.1109/TCSI.2004.834516
5. de la Rosa, J. M. (2018). CMOS Sigma-Delta Converters Practical Design Guide (2nd ed.). Wiley.
Cited by
3 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献