Funder
National Science Foundation
Semiconductor Research Corporation
Publisher
Springer Science and Business Media LLC
Subject
Electrical and Electronic Engineering
Reference23 articles.
1. Deyati S (2017) Scalable algorithms and design for debug hardware for test, validation and security of mixed signal/rf circuits and systems. Georgia Inst Technol
2. Deyati S, Muldrey BJ, Banerjee A, Chatterjee A (2012) Validation signature testing: A methodology for post-silicon validation of analog/mixed-signal circuits. In Computer-Aided Design (ICCAD), 2012 IEEE/ACM International Conference on, 5-8 Nov. 2012, 553-556
3. Deyati S, Muldrey BJ, Banerjee A, Chatterjee A (2013) VAST: Post-Silicon VAlidation and Diagnosis of RF/Mixed-Signal Circuits Using Signature Tests. In VLSI Design and 2013 12th International Conference on Embedded Systems (VLSID), 2013 26th International Conferenceon, 5-10 Jan. 2013, 314-319. https://doi.org/10.1109/VLSID.2013.207
4. Deyati S, Muldrey BJ, Banerjee A, Chatterjee A (2014) Atomic model learning: A machine learning paradigm for post silicon debug of RF/analog circuits. In VLSI Test Symposium (VTS), 2014 IEEE 32nd, 13-17 April 2014, 1-6. https://doi.org/10.1109/VTS.2014.6818791
5. Deyati S, Muldrey B, Chatterjee A (2017) BISCC: Efficient pre through post silicon validation of mixed-signal/RF systems using built in state consistency checking. In Design, Automation & Test in Europe Conference & Exhibition (DATE), 2017, 27-31 March 2017, 274-277. https://doi.org/10.23919/DATE.2017.7926997