1. Moore GE (1975) Progress in digital electronics, technical digest of the Int’l Electron Devices Meeting, IEEE Press, 13
2. Bernstein K, Frank DJ, Gattiker AE, Haensch W, Ji BL, Nassif SR, Nowak EJ, Pearson DJ, Rohrer NJ (2006) IBM J Res Dev 50:433
3. Brown AR, Roy G, Asenov A (2007) Poly-Si gate related variability in decananometre MOSFETs with conventional architecture. IEEE Trans Electron Devices 54:3056
4. Cheng B-J, Roy S, Asenov A (2004) The impact of random dopant effects on SRAM cells. Proc. 30th European Solid-State Circuits Conference (ESSCIRC), Leuven, 219
5. Agarwal A, Chopra K, Zolotov V, Blaauw D (2005) Circuit optimization using statistical static timing analysis. Proc. 42nd Design Automation Conference, Anaheim, 321