1. Adir, A., Copty, S., Landa, S., Nahir, A., Shurek, G., Ziv, A., Meissner, C., Schumann, J. (2011): A unified methodology for pre-silicon verification and post-silicon validation. In Design, automation test in Europe exhibition, DATE (pp. 1–6). Available online at: http://dx.doi.org/10.1109/DATE.2011.5763252 . doi: 10.1109/DATE.2011.5763252 .
2. Adir, A., Nahir, A., Shurek, G., Ziv, A., Meissner, C., Schumann, J. (2011): Leveraging pre-silicon verification resources for the post-silicon validation of the IBM POWER7 processor. In 48th ACM/EDAC/IEEE design automation conference, DAC (pp. 569–574). Available online at: http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=5981978 .
3. Melani, M., D’Ascoli, F., Marino, C., Fanucci, L., Giambastiani, A., Rocchi, A., De Marinis, M., Monterastelli, A. (2006): An integrated flow from pre-silicon simulation to post-silicon verification. In Ph.D. research in microelectronics and electronics (pp. 205–208). Available online at: http://dx.doi.org/10.1109/RME.2006.1689932 . doi: 10.1109/RME.2006.1689932 .
4. Azaïs, F., Bernard, S., Bertrand, Y., Renovell, M. (2001): A low-cost BIST architecture for linear histogram testing of ADCs. J. Electron. Test., 17(2), 139–147. Available online at: http://dx.doi.org/10.1023/A:1011173710479 . doi: 10.1023/A:1011173710479 .
5. Azaïs, F., Bernard, S., Bertrand, Y., Renovell, M. (2001): Implementation of a linear histogram BIST for ADCs. In Design, automation and test in Europe proceedings, DATE (pp. 590–595). New York: IEEE Press. Available online at: http://dl.acm.org/citation.cfm?id=367072.367829 .