Edge Trimming Induced Defects on Direct Bonded Wafers
Author:
Inoue Fumihiro1, Jourdain Anne1, Peng Lan1, Phommahaxay Alain1, Kosemura Daisuke1, De Wolf Ingrid2, Rebibis Kenneth June1, Miller Andy1, Sleeckx Erik1, Beyne Eric1
Affiliation:
1. IMEC, Kapeldreef 75, Leuven 3001, Belgium e-mail: 2. IMEC, Kapeldreef 75, Leuven 3001, Belgium; Department of Materials Engineering, KU Leuven, Kasteelpark Arenberg 44, Leuven 3001, Belgium e-mail:
Abstract
The diamond abrasive process which is applied onto the silicon wafer edge, the so called “edge trimming,” is an important step in three-dimensional microelectronics processing technology, due to the significant thickness reduction of the wafer after thinning. Nevertheless, the wafer edge defects caused by edge trimming have often been overlooked. Although the mechanisms of the formation of the defects in Si due to trimming may be similar to the ones caused by grinding, an in-depth study and risk assessment have not been done yet. In addition, the variety of stress relief processing options can give different morphology and defect removal behavior on the edge trimmed Si sidewall. In a first study, we used transmission electron microscopy and Raman spectroscopy to analyze the defects caused by edge trimming. We show the presence of a continuous layer of amorphous Si and of different phases of Si, caused by edge trimming. A comparison of the damage induced in the Si by two different integration schemes is also discussed. When polishing is used for stress release, the observed sidewall defects stay, since the polishing force is only applied on the top surface of the wafer. On the other hand, the damage is completely removed for the case of wet and dry etching. The surface chemical reactions occurring at the surface during these processes are also acting on the Si sidewall. These findings provide a workable edge trimming and stress relief method for permanently bonded wafers, with many industrial applications.
Publisher
ASME International
Subject
Electrical and Electronic Engineering,Computer Science Applications,Mechanics of Materials,Electronic, Optical and Magnetic Materials
Reference31 articles.
1. Kagawa, Y., Fujii, N., Aoyagi, K., Kobayashi, Y., Nishi, S., Todaka, N., Takeshita, S., Taura, J., Takahashi, H., Nishimura, K., Tatani, M., Kawamura, M., Nakayama, H., Nagano, T., Ohno, K., Iwamoto, H., Kadomura, S., and Hirayama, T., 2016, “Novel Stacked CMOS Image Sensor With Advanced Cu2Cu Hybrid Bonding,” IEEE International Electron Devices Meeting (IEDM), San Francisco, CA, Dec. 3–7, pp. 8.4.1–8.4.4.10.1109/IEDM.2016.7838375 2. Wafer-to-Wafer Bonding for Microstructure Formation;Proc. IEEE,1998 3. Kim, S.-W., Detalle, M., Peng, L., Nolmans, P., Heylen, N., Velenis, D., Miller, A., Beyer, G., and Beyne, E., 2016, “Ultra-Fine Pitch 3D Integration Using Face-to-Face Hybrid Wafer Bonding Combined With a Via-Middle Through-Silicon-Via Process,” IEEE 66th Electronic Components and Technology Conference (ECTC), Las Vegas, NV, May 31–June 3, p. 1180.10.1109/ECTC.2016.205 4. Room-Temperature Direct Bonding Using Fluorine Containing Plasma Activation;J. Electrochem. Soc.,2011 5. Influence of Si Wafer Thinning Processes on (Sub)Surface Defects;Appl. Surf. Sci.,2017
Cited by
4 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
|
|