Design of Low Area and Low Power Systolic Serial Parallel Multiplier using CNTFETs

Author:

Dheeraj Kumar K.B1,Reddy Lakshmi BhanuPrakash1,Pudi Vikramkumar1,Bodapati Srinivasu2

Affiliation:

1. IIT,EE Department,Tirupati,India

2. IIT,SCEE,Mandi,India

Publisher

IEEE

Reference15 articles.

1. Universal Density of States for Carbon Nanotubes

2. Gate-diffusion input (GDI) - a technique for low power design of digital circuits: analysis and characterization

3. A fast 1-d serial-parallel systolic multiplier;wu;IEEE Transactions on Computers,1987

4. Fundamentals of digital logic with Verilog design;brown;Tata McGraw-Hill Education,2007

5. Clocked CMOS calculator circuitry

Cited by 5 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. Design and Analysis of Low-Power and Area-Efficient Master-Slave Flip-Flop;IETE Journal of Research;2024-05-21

2. Design and Analysis of 18T Master-Slave Flip-Flop Circuit;2023 12th International Conference on System Modeling & Advancement in Research Trends (SMART);2023-12-22

3. Design of DADDA Multiplier Using High Performance and Low Power Full Adder;2023 14th International Conference on Computing Communication and Networking Technologies (ICCCNT);2023-07-06

4. A Unique Approach towards Serial Parallel Multiplier to Reduce Number of Components;2023 4th International Conference for Emerging Technology (INCET);2023-05-26

5. Design of Wallace tree multiplier circuit using high performance and low power full adder;E3S Web of Conferences;2023

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3