Analytical Modeling of Asymmetric Gate Stack Junctionless Dual Material Surrounding Gate MOSFET for Enhanced Hot Carrier Reliability

Author:

Basak Arighna1,Sarkar Angsuman2

Affiliation:

1. Brainware University,Department of Electronics & Communication Engineering,Barasat,West Bengal,India

2. Kalyani Government Engineering College,Department of Electronics & Communication Engineering,Kalyani Nadia,West Bengal,India

Publisher

IEEE

Reference31 articles.

1. mechanism of hot carrier induced degradation in mosfet's;baba;1986 International Electron Devices Meeting,1986

2. Origin and implications of hot carrier degradation of Gate-all-around nanowire III–V MOSFETs;sanghoon;Proc IEEE Intl Reliability Physics Symp,2014

3. Damage immune field effect transistors with vacuum gate dielectric;jin-woo;J Vacuum Sci Technol B,2011

4. Damage immune field effect transistors with vacuum gate dielectric;jin-woo;J Vacuum Sci Technol B,2011

5. Impact of asymmetric gate stack on a junctionless CSG MOSFET for enhanced hot carrier reliability

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3