Affiliation:
1. Indian Institute of Engineering Science and Technology, Shibpur, P. O. Botanic Garden, Howrah 711103, WB, India
Abstract
Reliability of a Network-on-Chip (NoC) relies vastly upon the efficiency of handling faults. Faults those lead to trouble during on-chip communication process are basically of two types namely soft and hard. Here, hard faults are considered. Hard faults may be caused due to failure of links, routers, or other processing units. These are mainly dealt with fault-tolerant routing algorithms or by employing redundant hardware. Multiple faulty nodes are being avoided by acquiring region-based approaches. Most of the fault-tolerant routing techniques are designed on homogeneous faulty regions where some active nodes also act as deactivated nodes to build the region homogeneous. On the other hand, adaptive routing on nonhomogeneous faulty regions increases load on its boundary and most of them does not assure deadlock freeness. This paper proposes a deadlock-free adaptive fault-tolerant NoC routing named F-Route-NoC-Mesh (FRNM) ignoring any virtual channel on orthogonal convex faulty regions. Contributions of this work focus on balancing network traffic by assuming a virtual faulty block boundary and routing packets through this virtual boundary. Destination does not exist within that virtual faulty block regions to reduce load on the boundary of orthogonal faulty regions. Thus, this work is aimed at acquiring proper incorporation of procedures being able to reach fault-tolerant degree, routing efficiency and performance enhancement. Using the proposed algorithm (FRNM), a fault block model-based approach is developed. Significant improvements of average latency (43.37% to 60.44%), average throughput (4.18% to 90.81%) and power consumption (5.93% to 33.28%) are achieved over the state-of-the-art by using a cycle accurate simulator.
Publisher
World Scientific Pub Co Pte Lt
Subject
Electrical and Electronic Engineering,Hardware and Architecture,Electrical and Electronic Engineering,Hardware and Architecture
Cited by
4 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. WiZ-BMS: A Hybrid Wireless Network-on-Chip Design with Fully Adaptive Routing;2022 IEEE International Symposium on Smart Electronic Systems (iSES);2022-12
2. INTRODUCING A NEW ROUTING ALGORITHM For
WIRELESS NETWORKS ON CHIP USING
REINFORCEMENT LEARNING;Jordanian Journal of Computers and Information Technology;2021
3. WHMS: An Efficient Wireless NoC Design for Better Communication Efficiency;Computational Intelligence in Pattern Recognition;2020
4. Reducing Dynamic Energy in Networks on Chip;2019 Congreso Internacional de Innovación y Tendencias en Ingenieria (CONIITI );2019-10