An Optimal Partitioning and Floor Planning for VLSI Circuit Design Based on a Hybrid Bio-Inspired Whale Optimization and Adaptive Bird Swarm Optimization (WO-ABSO) Algorithm

Author:

Karthick R.1ORCID,Senthilselvi A.2,Meenalochini P.3,Senthil Pandi S4

Affiliation:

1. Department of Computer Science and Engineering, K.L.N. College of Engineering, Pottapalayam, Sivagangai-630612, Tamil Nadu, India

2. Department of Computer Science and Engineering, SRM Institute of Science and Technology, Ramapuram Campus, Chennai, Tamil Nadu, India

3. Department of Electrical and Electronics Engineering, Sethu Institute of Technology Kariapatti, Pulloor, Virudhunagar-626115, Tamil Nadu, India

4. Department of Computer Science and Engineering, Rajalakshmi Engineering College, Thandalam, Chennai, Tamil Nadu, India

Abstract

Partitioning and Floor Planning are two of the design processes in the VLSI design and are used to reduce the size of the circuit. Area and interconnect length reduction are the key goals for physical design automation of very large-scale integration chips in VLSI physical design optimization. The aim of decreasing the area and interconnect length is to decrease the integrated chip’s size. To achieve the above objective and to achieve the aforementioned goal, an ideal solution for physical design components, like partitioning, floor planning must be found. The existing methods did not provide the sufficient results for Partition and Floor Plan. Therefore, in this paper, an Optimal Partitioning and Floor Planning for the VLSI Circuit Design based on Hybrid Bio-inspired Whale Optimization and Adaptive Bird Swarm Optimization (WO-ABSO) Algorithm are proposed. The goal of hybrid WO-ABSO algorithm for decreasing the delay for partitioning, decreasing the area for floor planning, decreasing the delay, wire length in floor planning has indefinite influence on other criteria, such as power and speed. Here, the circuit partitioning problem is optimized using whale optimization algorithm and the floor planning problem is optimized under ABSO algorithm. The benchmark tests included test cases from Microelectronics Center of North Carolina (MCNC) benchmark circuits. The proposed hybrid WO-ABSO algorithm attains lower area, lower delay, and lower power usage compared with the existing methods.

Publisher

World Scientific Pub Co Pte Ltd

Subject

Electrical and Electronic Engineering,Hardware and Architecture,Electrical and Electronic Engineering,Hardware and Architecture

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3