Affiliation:
1. The School of Integrated Circuits, Beijing University of Posts and Telecommunications, Beijing 100876, P. R. China
Abstract
Advanced Encryption Standard (AES) has been a prevalent cryptographic structure in the world. Existing AES-related cryptographic accelerators generally face the problem of high power consumption. To deal with this challenge, this paper presents a cryptographic structure that employs iterative reuse to decrease resource utilization. Through the efficient use of delay-line RAM, the implementation of long-length key storage results in a reduction in the utilization of registers. The computational complexity of AES cryptographic algorithm is reduced by using homomorphic mapping to the inversion operation in S-box from the Galois Fields GF(2[Formula: see text] to GF[(2[Formula: see text]]. Such proposed AES cryptographic accelerator is characterized by its low resource utilization and low power consumption. In addition, we have also conducted some simulation analysis to evaluate its performance. The synthesis result indicates that the AES cryptographic accelerator exhibits a 0.74% reduction in utilization of LUT and a 35% decrease in power consumption, as compared to the original version. The proposed AES cryptographic accelerator results in an area of 0.101[Formula: see text]mm2, a throughput of 12.28[Formula: see text]Gbps, and a power consumption of 2.56[Formula: see text]mW in TSMC 90[Formula: see text]nm.
Funder
National Natural Science Foundation of China
Publisher
World Scientific Pub Co Pte Ltd