Author:
Liang Bin,Luo Deng,Sun Qian,Chen Yanrong,Zhang Kangkai,Chen Wangyong
Abstract
Abstract
With the aggressively scaled technology, the single-event transient (SET) in the integrated circuits is regarded as one of the critical threats to the system reliability, where the hardening efficiency strongly depends on the randomness of striking positions and process-voltage-temperature (PVT) variations. To enhance the SET robustness and improve the immunity to PVT variations, different layout-based hardening techniques are proposed and compared. Moreover, the tolerance of PVT for hardened layouts and the underlying physics reasons are investigated by technology-computer-aided-design simulations. The simulation reveals that the techniques combining the split active area, gapless well and source, and the selectively implanted deep N-well enable to reduce the transient pulse width as well as mitigate the variations from PVT and hit position.
Funder
National Natural Science Foundation of China
Youth Fund of Guangdong province
Fundamental Research Funds for the Central Universities
Subject
General Physics and Astronomy,General Engineering
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Physical Insight into Single-Event Upsets of DICE Circuits and Hardening Strategy;2024 2nd International Symposium of Electronics Design Automation (ISEDA);2024-05-10