A dual model node based optimization algorithm for simultaneous escape routing in PCBs

Author:

Ali Asad1,Naveed Anjum2,Zeeshan Muhammad2ORCID

Affiliation:

1. National Chiao Tung University, Taiwan, Taiwan

2. National University of Sciences and Technology (NUST), Islamabad, Pakistan

Abstract

Simultaneous Escape Routing (SER) is the escaping of circuit pins simultaneously from inside two or more pin arrays. This is comparatively difficult as compared to routing in a single array and has not been addressed by previous studies. The increase in pin array complexity has made the manual SER in PCBs a very inefficient and tedious task and there surely is need for the automated routing algorithms. In this work, we propose network flow based optimal algorithm that uses integer linear program to solve SER problem and area routing problem in two stages. In the first stage, pins are escaped to the boundaries of pin arrays simultaneously. These escaped pins are connected with each other in the second stage. The proposed algorithm is tested for different benchmark sizes of grids and the results show that it is not only better in terms of routability but also outperforms existing state of the art algorithms in terms of time consumption. The existing algorithms either fails to achieve higher routability or have larger time complexities, whereas the proposed algorithm achieves 99.9% routability and is also independent of grid topology and component pin arrangement, which shows the superiority of proposed algorithm over the existing algorithms.

Publisher

PeerJ

Subject

General Computer Science

Reference49 articles.

1. Finding maximum disjoint set of boundary rectangles with application to PCB routing;Ahmadinejad;IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems,2016

2. A network flow approach for simultaneous escape routing in PCB;Ali,2017

3. Scalable, high-quality, sat-based multi-layer escape routing;Bayless,2016

4. Obstacle-aware group-based length-matching routing for pre-assignment area-i/o flip-chip designs;Chang,2019

5. March: Maze routing under a concurrent and hierarchical scheme for buses;Chen,2019

Cited by 2 articles. 订阅此论文施引文献 订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献

1. PCB Auto Routing Algorithm Based on Morphological Operations;2023 IEEE MTT-S Latin America Microwave Conference (LAMC);2023-12-06

2. Research and Application of Intelligent Layout Design Algorithm for 3D Pipeline of Nuclear Power Plant;Mathematical Problems in Engineering;2022-03-30

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3