Abstract
Three-dimensional (3D) integration and bumpless TSV (Through-Silicon-Via) technologies beyond post-scaling have been described. Since the extreme scaling is limited by physical and economic sense, 3D will be used concurrently with tow-dimensional legacy process. Because vertical wiring in WOW can be connected directly to the upper and lower substrates by self-alignment, bumps are not necessary when TSV interconnects are used. The low aspect ratio of TSVs allows a higher process margin and throughput in etching and metal filling. Multiple TSVs enable die-to-die connections independently, which improves the total yield in wafer-scale stacking. Stacking at the wafer level drastically increases the processing throughput, and bumpless multi-TSVs provide a yield equivalent to or greater than 2D scaling beyond 22-nm nodes.
Publisher
The Electrochemical Society
Cited by
6 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献