Affiliation:
1. Bialystok University of Technology, Bialystok, Poland. i.mrozek@pb.edu.pl
2. Gymnasium, Darmstadt, Germany. nik.sh.de@gmail.com
3. Belarusian State University of Informatics and Radioelectronics, Minsk, Belarus. yarmolik10ru@yahoo.com
Abstract
This paper presents the universal address sequence generator (UASG) for memory built-in-self-test. The studies are based on the proposed universal method for generating address sequences with the desired properties for multirun march memory tests. As a mathematical model, a modification of the recursive relation for quasi-random sequence generation is used. For this model, a structural diagram of the hardware implementation is given, of which the basis is a storage device for storing so-called direction numbers of the generation matrix. The form of the generation matrix determines the basic properties of the generated address sequences. The proposed UASG generates a wide spectrum of different address sequences, including the standard ones, such as linear, address complement, gray code, worst-case gate delay, 2i, next address, and pseudorandom. Examples of the use of the proposed methods are considered. The result of the practical implementation of the UASG is presented, and the main characteristics are evaluated.
Subject
Computational Theory and Mathematics,Information Systems,Algebra and Number Theory,Theoretical Computer Science
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Implementation of Power Binning-based Logic BIST Control using Activity Factor;2022 International Conference on Augmented Intelligence and Sustainable Systems (ICAISS);2022-11-24