Abstract
Abstract3D monolithic integration of logic and memory has been the most sought after solution to surpass the Von Neumann bottleneck, for which a low-temperature processed material system becomes inevitable. Two-dimensional materials, with their excellent electrical properties and low thermal budget are potential candidates. Here, we demonstrate a low-temperature hybrid co-integration of one-transistor-one-resistor memory cell, comprising a surface functionalized 2D WSe2p-FET, with a solution-processed WSe2 Resistive Random Access Memory. The employed plasma oxidation technique results in a low Schottky barrier height of 25 meV with a mobility of 230 cm2 V−1 s−1, leading to a 100x performance enhanced WSe2p-FET, while the defective WSe2 Resistive Random Access Memory exhibits a switching energy of 2.6 pJ per bit. Furthermore, guided by our device-circuit modelling, we propose vertically stacked channel FETs for high-density sub-0.01 μm2 memory cells, offering a new beyond-Si solution to enable 3-D embedded memories for future computing systems.
Funder
National Research Foundation Singapore
National University of Singapore
Publisher
Springer Science and Business Media LLC
Subject
General Physics and Astronomy,General Biochemistry, Genetics and Molecular Biology,General Chemistry
Reference69 articles.
1. Shulaker, M. M. et al. Monolithic 3D integration: a path from concept to reality. In Proc. 2015 Design, Automation & Test in Europe Conference & Exhibition 1197–1202 (EDA Consortium, 2015).
2. Fox, R. et al. High performance k = 2.5 ULK backend solution using an improved TFHM architecture, extendible to the 45nm technology node. In Electron Devices Meeting, 2005. IEDM Technical Digest. IEEE International 81–84 (IEEE, 2005).
3. Batude, P. et al. 3D sequential integration opportunities and technology optimization. In IEEE International Interconnect Technology Conference 373–376 (IEEE, 2014).
4. Iannaccone, G., Bonaccorso, F., Colombo, L. & Fiori, G. Quantum engineering of transistors based on 2D materials heterostructures. Nat. Nanotechnol. 13, 183 (2018).
5. Fu, Y., Qin, Y., Wang, T., Chen, S. & Liu, J. Ultrafast transfer of metal-enhanced carbon nanotubes at low temperature for large-scale electronics assembly. Adv. Mater. 22, 5039–5042 (2010).
Cited by
126 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献