A Novel Scheme for Full Bottom Dielectric Isolation in Stacked Si Nanosheet Gate-All-Around Transistors
-
Published:2023-05-24
Issue:6
Volume:14
Page:1107
-
ISSN:2072-666X
-
Container-title:Micromachines
-
language:en
-
Short-container-title:Micromachines
Author:
Yang Jingwen1, Huang Ziqiang1, Wang Dawei1, Liu Tao1ORCID, Sun Xin1ORCID, Qian Lewen1ORCID, Pan Zhecheng1, Xu Saisheng1, Wang Chen12, Wu Chunlei12, Xu Min12, Zhang David Wei12
Affiliation:
1. School of Microelectronics, Fudan University, Shanghai 200433, China 2. Shanghai Integrated Circuit Manufacturing Innovation Center Co., Ltd., Shanghai 201203, China
Abstract
In this paper, a novel scheme for source/drain-first (S/D-first) full bottom dielectric isolation (BDI), i.e., Full BDI_Last, with integration of a sacrificial Si0.5Ge0.5 layer was proposed and demonstrated in a stacked Si nanosheet gate-all-around (NS-GAA) device structure using TCAD simulations. The proposed full BDI scheme flow is compatible with the main process flow of NS-GAA transistor fabrication and provides a large window for process fluctuations, such as the thickness of the S/D recess. It is an ingenious solution to insert the dielectric material under the source, drain and gate regions to remove the parasitic channel. Moreover, because the S/D-first scheme decreases the problem of high-quality S/D epitaxy, the innovative fabrication scheme introduces full BDI formation after S/D epitaxy to mitigate the difficulty of providing stress engineering in the full BDI formation before S/D epitaxy (Full BDI_First). The electrical performance of Full BDI_Last is demonstrated by a 4.78-fold increase in the drive current compared to Full BDI_First. Furthermore, compared to traditional punch through stoppers (PTSs), the proposed Full BDI_Last technology could potentially provide an improved short channel behavior and good immunity against parasitic gate capacitance in NS-GAA devices. For the assessed inverter ring oscillator (RO), applying the Full BDI_Last scheme allows the operating speed to be increased by 15.2% and 6.2% at the same power, or alternatively enables an 18.9% and 6.8% lower power consumption at the same speed compared with the PTS and Full BDI_First schemes, respectively. The observations confirm that the novel Full BDI_Last scheme incorporated into an NS-GAA device can be utilized to enable superior characteristics to benefit the performance of integrated circuits.
Funder
Shanghai Sailing Program
Subject
Electrical and Electronic Engineering,Mechanical Engineering,Control and Systems Engineering
Reference35 articles.
1. Natarajan, S., Agostinelli, M., Akbar, S., Bost, M., Bowonder, A., Chikarmane, V., Chouksey, S., Dasgupta, A., Fischer, K., and Fu, Q. (2014, January 15–17). A 14 nm logic technology featuring 2 nd-generation finfet, air-gapped interconnects, self-aligned double patterning and a 0.0588 µm 2 sram cell size. Proceedings of the 2014 IEEE International Electron Devices Meeting, San Francisco, CA, USA. 2. Jan, C.-H., Al-Amoody, F., Chang, H.-Y., Chang, T., Chen, Y.-W., Dias, N., Hafez, W., Ingerly, D., Jang, M., and Karl, E. (2015, January 16–18). A 14 nm SoC platform technology featuring 2 nd generation Tri-Gate transistors, 70 nm gate pitch, 52 nm metal pitch, and 0.0499 um 2 SRAM cells, optimized for low power, high performance and high density SoC products. Proceedings of the 2015 Symposium on VLSI Technology (VLSI Technology), Kyoto, Japan. 3. Jan, C.-H., Bhattacharya, U., Brain, R., Choi, S.-J., Curello, G., Gupta, G., Hafez, W., Jang, M., Kang, M., and Komeyli, K. (2012, January 10–13). A 22nm SoC platform technology featuring 3-D tri-gate and high-k/metal gate, optimized for ultra low power, high performance and high density SoC applications. Proceedings of the 2012 International Electron Devices Meeting, San Francisco, CA, USA. 4. Cho, H.-J., Oh, H., Nam, K., Kim, Y., Yeo, K., Kim, W., Chung, Y., Nam, Y., Kim, S., and Kwon, W. (2016, January 14–16). Si FinFET based 10nm technology with multi Vt gate stack for low power and high performance applications. Proceedings of the 2016 IEEE Symposium on VLSI Technology, Honolulu, HI, USA. 5. Silicon nanowires with lateral uniaxial tensile stress profiles for high electron mobility gate-all-around MOSFETs;Najmzadeh;Microelectron. Eng.,2010
Cited by
2 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
|
|