Author:
Yin Jiayu,Liao Wenli,Zhang Yuyan,Jiang Jianhua,Chen Chengying
Abstract
Combining the advantages of low-power consumption of static random access memory (SRAM) with high stability and nonvolatile of resistive memory (RRAM), an improved 8T2R nonvolatile SRAM (nvSRAM) memory cell was proposed in this paper. In order to solve the problem that data cannot be stored when SRAM is powered off, RRAM technology was introduced into SRAM to realize an SRAM with nonvolatile function. The differential mode was adopted to improve the data restoration speed. Meanwhile, a pre-decoding technology was proposed to realize fast address decoding, and a voltage-mode sensitive amplifier was used to achieve fast amplification of two bit lines, so as to improve the reading speed of the memory. An 8kb nvSRAM was implemented with a CMOS 28 nm 1P9M process. The simulation results show that when the power supply voltage was 0.9 V, the static/read/write noise margin was 0.35 V, 0.16 V and 0.41 V, respectively. The data storage time was 0.21 ns, and restoration time was 0.18 ns. The time for the whole system to read 1 bit of data was 5.2 ns.
Funder
Jihua laboratory Fund Project
Xiamen Youth Innovation Fund Project
Major science and technology projects of Xiamen
Subject
Fluid Flow and Transfer Processes,Computer Science Applications,Process Chemistry and Technology,General Engineering,Instrumentation,General Materials Science
Reference34 articles.
1. Wong, G. (2008). Flash Memory Trends, Flash Memory Summit.
2. Overview of emerging nonvolatile memory technologies;Meena;Nanoscale Res. Lett.,2014
3. HfO2-Based OxRAM Devices as Synapses for Convolutional Neural Networks;Garbin;IEEE Trans. Electron Devices,2015
4. Robust Compact Model for Bipolar Oxide-Based Resistive Switching Memories;Bocquet;IEEE Trans. Electron Devices,2014
5. Fliesler, M., Still, D., and Hwang, J. (2008). A 15ns 4Mb nvSRAM in 0.13u SONOS Technology, Non-Volatile Semiconductor Memory Workshop.
Cited by
5 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献