Abstract
This paper presents a low-area 8-bit flash ADC that consumes low power. The flash ADC includes four main blocks—an analog multiplexer (MUX), a comparator, an encoder, and an SPI (Serial Peripheral Interface) block. The MUX allows the selection between eight analog inputs. The comparator block contains a TIQ (Threshold Inverter Quantization) comparator, a control circuit, and a proposed architecture of a Double-Tail (DT) comparator. The advantage of using the DT comparator is to reduce the number of comparators by half, which helps reduce the design area. The SPI block can provide a simple way for the ADC to interface with microcontrollers. This mixed-signal circuitry is designed and simulated using 180 nm CMOS technology. The 8-bit flash ADC only employs 128 comparators. The applied input clock is 80 MHz, with the input voltage ranging from 0.6 V to 1.8 V. The comparator block outputs 127 bits of thermometer code and sends them to the encoder, which exports the seven least significant bits (LSB) of the binary code. The most significant bit (MSB) is decided by only one DT comparator. The design consumes 2.81 mW of power on average. The total area of the layout is 0.088 mm2. The figure of merit (FOM) is about 877 fJ/step. The research ends up with a fabricated chip with the design inserted into it.
Funder
Vietnam National University Ho Chi Minh City
Subject
Electrical and Electronic Engineering,Biochemistry,Instrumentation,Atomic and Molecular Physics, and Optics,Analytical Chemistry
Reference20 articles.
1. Smith, G.M. (2021, July 05). Types of A/D Converters—The Ultimate Guide. Available online: https://dewesoft.com/daq/types-of-adc-converters.
2. Arunkumar, K., Ramesh, R., Geethalakshmi, R., and Archana, T. (2018, January 1–3). Low power dynamic comparator design for high speed ADC application. Proceedings of the 2018 International Conference on Current Trends towards Converging Technologies (ICCTCT), Coimbatore, India.
3. Wang, H., Du, Y., Jia, X., and Fan, Y. (2015, January 3–6). A Low-power Continuous-time Comparator with Enhanced Bias Current at the Flip Point. Proceedings of the 11th IEEE, International Conference on ASIC (ASICON), Chengdu, China.
4. Design procedure and selection of TIQ comparators for flash ADCs;Abumurad;Circuits Syst. Signal Process,2018
5. Talukder, A.A., and Sarker, M.S. (2017, January 28–30). A Three-bit Threshold Inverter Quantization based CMOS Flash ADC. Proceedings of the 4th IEEE International Conference on Advances in Electrical Engineering (ICAEE), Dhaka, Bangladesh.
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
1. Design and Analysis of SAR-ADC for Low Power Circuits;2024 IEEE International Conference on Information Technology, Electronics and Intelligent Communication Systems (ICITEICS);2024-06-28