A Review of Reliability in Gate-All-Around Nanosheet Devices
-
Published:2024-02-13
Issue:2
Volume:15
Page:269
-
ISSN:2072-666X
-
Container-title:Micromachines
-
language:en
-
Short-container-title:Micromachines
Affiliation:
1. IBM Research Albany, 257 Fuller Road, Albany, NY 12203, USA
Abstract
The gate-all-around (GAA) nanosheet (NS) field-effect-transistor (FET) is poised to replace FinFET in the 3 nm CMOS technology node and beyond, marking the second seminal shift in device architecture across the extensive 60-plus-year history of MOSFET. The introduction of a new device structure, coupled with aggressive pitch scaling, can give rise to reliability challenges. In this article, we present a review of the key reliability mechanisms in GAA NS FET, including bias temperature instability (BTI), hot carrier injection (HCI), gate oxide (Gox) time-dependent dielectric breakdown (TDDB), and middle-of-line (MOL) TDDB. We aim to not only underscore the unique reliability attributes inherent to NS architecture but also provide a holistic view of the status and prospects of NS reliability, taking into account the challenges posed by future scaling.
Reference66 articles.
1. A novel multibridge-channel MOSFET (MBCFET): Fabrication technologies and characteristics;Lee;IEEE Trans. Nanotechnol.,2003 2. Three-dimensional MBCFET as an ultimate transistor;Lee;IEEE Electron. Device Lett.,2004 3. Bae, G., Bae, B.-I., Kang, M., Hwang, S.M., Kim, S.S., Seo, B., Kwon, T.Y., Lee, T.J., Moon, C., and Choi, Y.M. (2018, January 1–5). 3 nm GAA Technology featuring Multi-Bridge-Channel FET for Low Power and High Performance Applications. Proceedings of the 2018 IEEE International Electron Devices Meeting (IEDM), San Francisco, CA, USA. 4. Jeong, J., Lee, S.-H., Masuoka, S.-A., Min, S., Lee, S., Kim, S., Myung, T., Choi, B., Sohn, C.-W., and Kim, S.W. (2023, January 11–16). World’s First GAA 3nm Foundry platform Technology (SF3) with Novel Multi-Bridge-Channel-FET (MBCFET™) Process. Proceedings of the 2023 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits), Kyoto, Japan. 5. Huang, C.-Y., Dewey, G., Mannebach, E., Phan, A., Morrow, P., Rachmady, W., Tung, I.-C., Thomas, N., Alaan, U., and Paul, R. (2020, January 12–18). 3-D Self-aligned Stacked NMOS-on-PMOS Nanoribbon Transistors for Continued Moore’s Law Scaling. Proceedings of the 2020 IEEE International Electron Devices Meeting (IEDM), San Francisco, CA, USA.
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
|
|