An Event-Driven Self-Clocked Digital Low-Dropout Regulator with Adaptive Frequency Control

Author:

Chen Yen-Ming1ORCID,Chen Ching-Jan1ORCID

Affiliation:

1. Department of Electrical Engineering, National Taiwan University, No. 1, Sec. 4, Roosevelt Rd., Taipei 10617, Taiwan

Abstract

Digital low-dropout (DLDO) is widely used for power management in the system-on-chip (SoC) because of its low-voltage operation and process scalability. However, conventional DLDOs suffer from the trade-off between transient response and power consumption of the DLDO and the clock generator. This paper proposes an event-driven self-clocked DLDO regulator. The proposed low quiescent current (IQ) event-driven adaptive frequency clock generator (EACG) adapts its frequency in different load conditions without a current sensor or complex compensation circuit for stable operation in the entire load range. The proposed DLDO does not need any external clocking signal and can maintain low output ripple and low power consumption in the steady-state. The clock-less transient detector (CLTD), consisting of two clock-independent transient detection paths, uses power more efficiently and improves the transient response significantly without sacrificing the power consumption. This work was fabricated in a 40 nm CMOS process with an 0.3 nF on-chip capacitor. The measurement results show that with the step load current between 1 mA and 60 mA, the proposed DLDO achieves a transient recovery time of 220 ns. The total IQ of the proposed DLDO is only 26 μA in steady-state, and it achieves stable operation in the entire load range.

Publisher

MDPI AG

Subject

Energy (miscellaneous),Energy Engineering and Power Technology,Renewable Energy, Sustainability and the Environment,Electrical and Electronic Engineering,Control and Optimization,Engineering (miscellaneous),Building and Construction

Reference24 articles.

1. A low-power fast-transient 90-nm low-dropout regulator with multiple small-gain stages;Ho;IEEE J. Solid-State Circuits,2010

2. A fully integrated FVF LDO with enhanced full-spectrum power supply rejection;Cai;IEEE Trans. Power Electron.,2021

3. PSR enhancement through super gain boosting and differential feed-forward noise cancellation in a 65-nm CMOS LDO regulator;Yuk;IEEE Trans. Very Large Scale Integr. Syst.,2014

4. A high power supply rejection and fast settling time capacitor-less LDO;Aviles;IEEE Trans. Power Electron.,2019

5. A capacitor-less LDO with high-frequency PSR suitable for a wide range of 0n-chip capacitive loads;Roldan;IEEE Trans. Very Large Scale Integr. Syst.,2016

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3