A Cost-Effective and Compact All-Digital Dual-Loop Jitter Attenuator for Built-Off-Test Applications
-
Published:2022-11-07
Issue:21
Volume:11
Page:3630
-
ISSN:2079-9292
-
Container-title:Electronics
-
language:en
-
Short-container-title:Electronics
Author:
Kim Seungjun,Jin Junghoon,Kim Jongsun
Abstract
A compact and low-power all-digital CMOS dual-loop jitter attenuator (DJA) for low-cost built-off-test (BOT) applications such as parallel multi-DUT testing is presented. The proposed DJA adopts a new digital phase interpolator (PI)-based clock recovery (CR) loop with an adaptive decimation filter (ADF) function to remove the jitter and phase noise of the input clock, and generate a phase-aligned clean output clock. In addition, by adopting an all-digital multi-phase multiplying delay-locked loop (MDLL), eight low-jitter evenly spaced reference clocks that are required for the PI are generated. In the proposed DJA, both the MDLL and PI-based CR are first-order systems, and so this DJA has the advantage of high system stability. In addition, the proposed DJA has the benefit of a wide operating frequency range, unlike general PLL-based jitter attenuators that have a narrow frequency range and a jitter peaking problem. Implemented in a 40 nm 0.9 V CMOS process, the proposed DJA generates cleaned programmable output clock frequencies from 2.4 to 4.7 GHz. Furthermore, it achieves a peak-to-peak and RMS jitter attenuation of –25.6 dB and –32.6 dB, respectively, at 2.4 GHz. In addition, it occupies an active area of only 0.0257 mm2 and consumes a power of 7.41 mW at 2.4 GHz.
Funder
Korea Institute for Advancement of Technology (KIAT) grant funded by the Korea Government Ministry of Science and ICT IDEC
Subject
Electrical and Electronic Engineering,Computer Networks and Communications,Hardware and Architecture,Signal Processing,Control and Systems Engineering
Reference15 articles.
1. Adachi, T., Pramanick, A., and Elston, M. Parallel, multi-dut testing in an open architecture test system. Proceedings of the IEEE International Conference on Test. 2. Detection of site to site variations from volume measurement data in multisite semiconductor testing;Farayola;IEEE Trans. Instrum. Meas.,2021 3. Park, J., Lee, J.W., Chung, J., Han, K., Abraham, J.A., Byun, E., Woo, C.J., and Oh, S. At-speed test of high-speed dut using built-off test interface. Proceedings of the 2010 19th IEEE Asian Test Symposium. 4. Reduced-pin-count BOST for test-cost reduction;Lee;IEEE Trans. Comput.-Aided Design Integr. Circuits Syst.,2022 5. Moon, J.W., Yoo, H.S., Choi, H., Park, I.W., Kang, S.Y., Kim, J.B., Chung, H., Kim, K., Lee, D.H., Song, K.J., An enhanced built-off-test transceiver with wide-range, self-calibration engine for 3.2 Gb/s/pin DDR4 SDRAM. Proceedings of the 2018 IEEE Asian Solid-State Circuits Conference (A-SSCC).
Cited by
1 articles.
订阅此论文施引文献
订阅此论文施引文献,注册后可以免费订阅5篇论文的施引文献,订阅后可以查看论文全部施引文献
|
|