A Fast and Cost-Effective Calibration Strategy of Inter-Stage Residual Amplification Errors for Cyclic-Pipelined ADCs

Author:

Ma Jinge1ORCID,Lyu Yanjin1ORCID,Liu Guoao1,Hu Yuanqi1ORCID

Affiliation:

1. School of Integrated Circuit Science and Engineering, Beihang University, Beijing 100191, China

Abstract

Due to nonideal residue amplification, the limited resolution of pipelined analog-to-digital converters (ADCs) has become a popular research topic for ADC designers. High-gain and high-speed amplifiers usually consume too much power for a decent ADC. Hence, this paper proposes a fast and cost-effective foreground calibration strategy for cyclic-pipelined ADCs. The calibration strategy compensates for the gain error due to inter-stage residual amplification, which alleviates the DC gain requirement for internal amplifiers. Unlike other digital calibrations, the proposed scheme is implemented with a cyclic-pipelined structure, and only one parameter needs to be calibrated, whose value can be feasibly calculated by the Fix-Point Iteration algorithm. The proposed calibration scheme is implemented in an area-efficient 16-bit, 2 MS/s cyclic-pipelined ADC, fabricated in 180 nm CMOS technology. The ADC is designed and realized by cycling a 6-bit sub-ADC four times with 1-bit redundancy each time. The calibration algorithm manages to recover the sampled data to 93.85 dB spurious free dynamic range (SFDR) even with a 57.8 dB-DC-gain amplifier. The total power consumption of ADC is 17.92 mW and it occupies an active area of 1.8 mm2.

Funder

National Natural Science Foundation of China

Publisher

MDPI AG

Reference25 articles.

1. A 12-Bit 75-MS/s Pipelined ADC Using Open-Loop Residue Amplification;Murmann;IEEE J. Solid-State Circuits,2003

2. The Race for the Extra Decibel: A Brief Review of Current ADC Performance Trajectories;Murmann;IEEE Solid-State Circuits Mag.,2015

3. A 14-Bit 250 MS/s If Sampling Pipelined ADC in 180 Nm CMOS Process;Zheng;IEEE Trans. Circuits Syst. I Regul. Pap.,2016

4. Considerations for Fast Settling Operational Amplifiers;Yang;IEEE Trans. Circuits Syst.,1990

5. A 10-Bit 500-MS/s 55-mW CMOS ADC;Verma;IEEE J. Solid-State Circuits,2009

同舟云学术

1.学者识别学者识别

2.学术分析学术分析

3.人才评估人才评估

"同舟云学术"是以全球学者为主线,采集、加工和组织学术论文而形成的新型学术文献查询和分析系统,可以对全球学者进行文献检索和人才价值评估。用户可以通过关注某些学科领域的顶尖人物而持续追踪该领域的学科进展和研究前沿。经过近期的数据扩容,当前同舟云学术共收录了国内外主流学术期刊6万余种,收集的期刊论文及会议论文总量共计约1.5亿篇,并以每天添加12000余篇中外论文的速度递增。我们也可以为用户提供个性化、定制化的学者数据。欢迎来电咨询!咨询电话:010-8811{复制后删除}0370

www.globalauthorid.com

TOP

Copyright © 2019-2024 北京同舟云网络信息技术有限公司
京公网安备11010802033243号  京ICP备18003416号-3